Network-on-chip architectures and design methods

被引:63
|
作者
Benini, L [1 ]
Bertozzi, D [1 ]
机构
[1] Univ Bologna, Dipartimento Elettron Informat & Sistemist, I-40136 Bologna, Italy
来源
关键词
D O I
10.1049/ip-cdt:20045100
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Performance and power of gigascale systems-on-chip (SoCs) is increasingly communication-dominated. Designers have to accommodate the communication needs of an increasing number of integrated cores while preserving overall system performance under tight power budgets. State-of-the-art SoC communication architectures start facing scalability as well as modularity limitations, and more advanced bus specifications are emerging to deal with these issues at the expense of silicon area and complexity. Communication architecture evolutions mainly regard bus protocols (to better exploit. available bandwidth) and bus topologies (to increase bandwidth). In the long run, more aggressive solutions are needed to overcome the scalability limitation, and networks-on-chip (NoCs) are currently viewed as a 'revolutionary' approach to provide a scalable, high performance and robust infrastructure for on-chip communication. The paper aims at surveying the evolution of the field, moving from SoC buses to forward-looking NoC research prototypes. The elements of continuity, as well as the key differences, will be captured, in an effort to extract general guiding principles in a fast-evolving domain.
引用
收藏
页码:261 / 272
页数:12
相关论文
共 50 条
  • [1] Network-on-chip architectures and design methodologies
    Palesi, Maurizio
    Kumar, Shashi
    Marculescu, Radu
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (02) : 83 - 84
  • [2] Design of optimised logic interface for network-on-chip architectures
    Sakthivel, E.
    Arunraja, M.
    Uma, K. D.
    Shanthi, T.
    Muthukrishnan, A.
    [J]. ELECTRONICS LETTERS, 2018, 54 (12) : 744 - 745
  • [3] An Empirical Network-on-Chip Topology Design for Multicore Architectures
    Dongre, Sanskruti
    Joshi, Amit
    [J]. 2021 IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS, SMART AND GREEN TECHNOLOGIES (ICISSGT 2021), 2021, : 87 - 92
  • [4] Using constraint programming for the design of network-on-chip architectures
    Demiriz, Ayhan
    Bagherzadeh, Nader
    Alhussein, Abdulaziz
    [J]. COMPUTING, 2015, 97 (06) : 579 - 592
  • [5] Using constraint programming for the design of network-on-chip architectures
    Ayhan Demiriz
    Nader Bagherzadeh
    Abdulaziz Alhussein
    [J]. Computing, 2015, 97 : 579 - 592
  • [6] DESIGN OF A MULTICAST ROUTER FOR NETWORK-ON-CHIP ARCHITECTURES WITH IRREGULAR TOPOLOGIES
    Tseng, Hsi-Che
    Ye, Zhi-Hong
    Chi, Hsin-Chou
    [J]. PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON COMPUTING & INFORMATICS, 2015, : 570 - 575
  • [7] A low complexity heuristic for design of custom network-on-chip architectures
    Srinivasan, Krishnan
    Chatha, Karam S.
    [J]. 2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 128 - +
  • [8] A Survey on Optical Network-on-Chip Architectures
    Werner, Sebastian
    Navaridas, Javier
    Lujan, Mikel
    [J]. ACM COMPUTING SURVEYS, 2018, 50 (06)
  • [9] Study of Hierarchical N-Body Methods for Network-on-Chip Architectures
    Xu, Thomas Canhao
    Liljeberg, Pasi
    Tenhunen, Hannu
    [J]. EURO-PAR 2011: PARALLEL PROCESSING WORKSHOPS, PT II, 2012, 7156 : 365 - 374
  • [10] Design space exploration comparing homogeneous and heterogeneous network-on-chip architectures
    Kreutz, M
    Marcon, CA
    Carro, L
    Wagner, F
    Susin, AA
    [J]. SBCCI 2005: 18TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2005, : 190 - 195