Optimized design of high fan-in multiplexers using tri-state buffers

被引:6
|
作者
Alioto, M [1 ]
Di Cataldo, G [1 ]
Palumbo, G [1 ]
机构
[1] Univ Catania, Dipartimento Elettr Elettr & Sistemist, I-95125 Catania, Italy
关键词
address decoder; CMOS digital integrated circuits; column decoder; multiplexer; multiplexing;
D O I
10.1109/TCSI.2002.803246
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, a strategy to design high-fan-in multiplexers with minimum delay is proposed. The work extends the optimization proposed in Lin, 2000, to the case of switches with driving capability, that exhibit better performance in terms of noise immunity as well as being suitable for voltage scaling, which are becoming increasingly important properties in today's CMOS technologies. Moreover, the design strategy explicitly accounts for wiring parasitics in design equations. The criteria found are simple and useful right from the early design phases, as well as being independent of the technology used. In addition, an approximate expression of delay is given to predict the speed performance achievable for a given process before actually carrying out the optimized design. As a design example, a 256-input multiplexer was designed and simulated after extracting the parasitics from layout using a 0.35-mum CMOS process. The predicted delay agrees well with simulation data.
引用
收藏
页码:1500 / 1505
页数:6
相关论文
共 50 条
  • [41] A Study on 11 MHz ∼ 1537 MHz DCO using Tri-state Inverter for DAB application
    Jeon, Byeung-geon
    Moon, Yong
    Ahn, Tae-won
    TENCON 2009 - 2009 IEEE REGION 10 CONFERENCE, VOLS 1-4, 2009, : 426 - +
  • [42] Analyzing the behavior and reliability of voting systems comprising tri-state units using enumerated simulation
    Yacoub, S
    RELIABILITY ENGINEERING & SYSTEM SAFETY, 2003, 81 (02) : 133 - 145
  • [43] Utilizing manufacturing variations to design a tri-state flip-flop PUF for IoT security applications
    Khan, Sajid
    Shah, Ambika Prasad
    Chouhan, Shailesh Singh
    Rani, Sudha
    Gupta, Neha
    Pandey, Jai Gopal
    Vishvakarma, Santosh Kumar
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 103 (03) : 477 - 492
  • [44] Research on Tri-state Boost PFC Converter With High Power Factor and High Light-load Efficiency
    Yang P.
    Fan W.
    Hu F.
    Peng C.
    Zhongguo Dianji Gongcheng Xuebao/Proceedings of the Chinese Society of Electrical Engineering, 2023, 43 (06): : 2371 - 2380
  • [45] A High-Speed Circuit Design for Power Reduction & Evaluation Contention Minimization in Wide fan-in OR Gates
    Patnaik, Satwik
    Mehrotra, Shruti
    Pattanaik, Manisha
    2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 911 - 916
  • [46] Novel Tri-State Latch using Single-Peak Negative Differential Resistance Devices
    Shin, Sunhae
    Kim, Kyung Rok
    2014 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2014,
  • [47] Low power radiation aware transistor level design using tri-state inverter embedded non-clock gating technique
    Kamalakannan, Ramaian Subramanian
    Venkatachalam, Kuppusamy
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (07) : 1063 - 1070
  • [48] A State-of-the-Art Current Mirror-Based Reliable Wide Fan-in FinFET Domino OR Gate Design
    Vikas Mahor
    Manisha Pattanaik
    Circuits, Systems, and Signal Processing, 2018, 37 : 475 - 499
  • [49] Improved SVM for High Gain Tri-state CSI to Reduce DC Side Inductor Current Ripple
    Li, Chufeng
    Chang, Liuchen
    Mao, Meiqin
    2019 10TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND ECCE ASIA (ICPE 2019 - ECCE ASIA), 2019,
  • [50] Diode-footed domino: A leakage-tolerant high fan-in dynamic circuit design style
    Mahmoodi-Meimand, H
    Roy, K
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (03) : 495 - 503