Optimized design of high fan-in multiplexers using tri-state buffers

被引:6
|
作者
Alioto, M [1 ]
Di Cataldo, G [1 ]
Palumbo, G [1 ]
机构
[1] Univ Catania, Dipartimento Elettr Elettr & Sistemist, I-95125 Catania, Italy
关键词
address decoder; CMOS digital integrated circuits; column decoder; multiplexer; multiplexing;
D O I
10.1109/TCSI.2002.803246
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, a strategy to design high-fan-in multiplexers with minimum delay is proposed. The work extends the optimization proposed in Lin, 2000, to the case of switches with driving capability, that exhibit better performance in terms of noise immunity as well as being suitable for voltage scaling, which are becoming increasingly important properties in today's CMOS technologies. Moreover, the design strategy explicitly accounts for wiring parasitics in design equations. The criteria found are simple and useful right from the early design phases, as well as being independent of the technology used. In addition, an approximate expression of delay is given to predict the speed performance achievable for a given process before actually carrying out the optimized design. As a design example, a 256-input multiplexer was designed and simulated after extracting the parasitics from layout using a 0.35-mum CMOS process. The predicted delay agrees well with simulation data.
引用
收藏
页码:1500 / 1505
页数:6
相关论文
共 50 条
  • [21] A High Contrast Tri-state Fluorescent Switch: Properties and Applications
    Su, Xing
    Wang, Yi
    Fang, Xiaofeng
    Zhang, Yu-Mo
    Zhang, Ting
    Li, Minjie
    Liu, Yifei
    Lin, Tingting
    Zhang, Sean Xiao-An
    CHEMISTRY-AN ASIAN JOURNAL, 2016, 11 (22) : 3205 - 3212
  • [22] Tri-State Nanoelectromechanical Memory Switches for the Implementation of a High-Impedance State
    Baek, Gwangryeol
    Yoon, Jisoo
    Choi, Woo Young
    IEEE ACCESS, 2020, 8 (08): : 202006 - 202012
  • [23] A leakage-tolerant high fan-in dynamic circuit design style
    Mahmoodi-Meimand, H
    Roy, K
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 117 - 120
  • [24] A new leakage-tolerant design for high fan-in domino circuits
    Moradi, F
    Peiravi, A
    Mahmoodi, H
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 493 - 496
  • [25] An efficient design methodology for a tri-state multiplier circuit in carbon nanotube technology
    Ul Haq, Shams
    Orouji, Maedeh
    Khurshid, Tabassum
    Abbasian, Erfan
    PHYSICA SCRIPTA, 2025, 100 (01)
  • [26] High-technology industries in the tri-state region: An empirical overview
    Lowenstein, R
    Pham, H
    TECHNOLOGY LINK TO ECONOMIC DEVELOPMENT: PAST LESSONS AND FUTURE IMPERATIVES, 1996, 787 : 143 - 151
  • [27] A new inter-core built-in-self-test circuits for tri-state buffers in the system on a chip
    Kishi, T
    Ohta, M
    Taniguchi, T
    Kadota, H
    10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 462 - 462
  • [28] Optimal Design and Experiment Validation of Switching Inductor Based Tri-state CSI
    Mao, Meiqin
    Li, Yandong
    Chang, Liuchen
    2017 CHINESE AUTOMATION CONGRESS (CAC), 2017, : 6923 - 6927
  • [29] TRI-STATE(TM) LOGIC IN HIGH-SPEED MEMORIES OF MICROPROGRAMMED COMPUTERS
    MRAZEK, D
    COMPUTER, 1972, 5 (04) : 49 - &
  • [30] LOW POWER TRI-STATE REGISTER FILES DESIGN FOR MODERN OUT-OF-ORDER PROCESSORS
    Gong, Na
    Tang, Geng
    Wang, Jinhui
    Sridhar, Ramalingam
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 323 - 328