Optimized design of high fan-in multiplexers using tri-state buffers

被引:6
|
作者
Alioto, M [1 ]
Di Cataldo, G [1 ]
Palumbo, G [1 ]
机构
[1] Univ Catania, Dipartimento Elettr Elettr & Sistemist, I-95125 Catania, Italy
关键词
address decoder; CMOS digital integrated circuits; column decoder; multiplexer; multiplexing;
D O I
10.1109/TCSI.2002.803246
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, a strategy to design high-fan-in multiplexers with minimum delay is proposed. The work extends the optimization proposed in Lin, 2000, to the case of switches with driving capability, that exhibit better performance in terms of noise immunity as well as being suitable for voltage scaling, which are becoming increasingly important properties in today's CMOS technologies. Moreover, the design strategy explicitly accounts for wiring parasitics in design equations. The criteria found are simple and useful right from the early design phases, as well as being independent of the technology used. In addition, an approximate expression of delay is given to predict the speed performance achievable for a given process before actually carrying out the optimized design. As a design example, a 256-input multiplexer was designed and simulated after extracting the parasitics from layout using a 0.35-mum CMOS process. The predicted delay agrees well with simulation data.
引用
收藏
页码:1500 / 1505
页数:6
相关论文
共 50 条
  • [31] Realization of 485 Level Inverter Using Tri-State Architecture for Renewable Energy Systems
    Loganathan, Vijayaraja
    Srinivasan, Ganesh Kumar
    Rivera, Marco
    ENERGIES, 2020, 13 (24)
  • [32] Tri-State Coding Using Reconfiguration of Twisted Ring Counter for Test Data Compression
    Seo, Sungyoul
    Lee, Yong
    Kang, Sungho
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (02) : 274 - 284
  • [33] Design and implementation of an improved tri-state boost converter with optimal Type-III controller
    Rana N.
    Ghosh A.
    Banerjee S.
    International Journal of Power Electronics, 2019, 10 (03) : 236 - 265
  • [34] A Dictionary-Based Test Data Compression Method Using Tri-State Coding
    Chen, Tian
    Lin, Chenxin
    Liang, Huaguo
    Ren, Fuji
    2018 IEEE 27TH ASIAN TEST SYMPOSIUM (ATS), 2018, : 42 - 47
  • [35] Tri-state multi-contact lateral MEMS relay with high mechanical reliability
    Yamada, Shohei
    Ishikawa, Koji
    Yu, Qiang
    Ramadoss, Ramesh
    Almeida, Lia
    2006 INTERNATIONAL CONFERENCE ON ELECTRONIC MATERIALS AND PACKAGING, VOLS 1-3, 2006, : 807 - +
  • [36] Wavelet domain statistical order filter using the tri-state median filter algorithm
    Jesús, MV
    Javier, GFF
    Antonio, AMM
    2005 2nd International Conference on Electrical & Electronics Engineering (ICEEE), 2005, : 32 - 35
  • [37] Design of enhanced differential cascode voltage switch logic (EDCVSL) circuits for high fan-in gate
    Kang, DW
    Kim, YB
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 309 - 313
  • [38] New tri-state switch (TSS) using AlGaAs/GaAs/InGaAs double heterostructure
    Chure, MC
    Yarn, KF
    Wu, KK
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2005, 92 (11) : 631 - 634
  • [39] Utilizing manufacturing variations to design a tri-state flip-flop PUF for IoT security applications
    Sajid Khan
    Ambika Prasad Shah
    Shailesh Singh Chouhan
    Sudha Rani
    Neha Gupta
    Jai Gopal Pandey
    Santosh Kumar Vishvakarma
    Analog Integrated Circuits and Signal Processing, 2020, 103 : 477 - 492
  • [40] The design of 16x16 wave pipelined multiplier using fan-in equalization technique
    Shim, D
    Kim, W
    40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 336 - 339