Optimized design of high fan-in multiplexers using tri-state buffers

被引:6
|
作者
Alioto, M [1 ]
Di Cataldo, G [1 ]
Palumbo, G [1 ]
机构
[1] Univ Catania, Dipartimento Elettr Elettr & Sistemist, I-95125 Catania, Italy
关键词
address decoder; CMOS digital integrated circuits; column decoder; multiplexer; multiplexing;
D O I
10.1109/TCSI.2002.803246
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, a strategy to design high-fan-in multiplexers with minimum delay is proposed. The work extends the optimization proposed in Lin, 2000, to the case of switches with driving capability, that exhibit better performance in terms of noise immunity as well as being suitable for voltage scaling, which are becoming increasingly important properties in today's CMOS technologies. Moreover, the design strategy explicitly accounts for wiring parasitics in design equations. The criteria found are simple and useful right from the early design phases, as well as being independent of the technology used. In addition, an approximate expression of delay is given to predict the speed performance achievable for a given process before actually carrying out the optimized design. As a design example, a 256-input multiplexer was designed and simulated after extracting the parasitics from layout using a 0.35-mum CMOS process. The predicted delay agrees well with simulation data.
引用
收藏
页码:1500 / 1505
页数:6
相关论文
共 50 条
  • [11] Design and evaluation of tri-state boost converter
    Viswanathan, K
    Oruganti, R
    Srinivasan, D
    PESC 04: 2004 IEEE 35TH ANNUAL POWER ELECTRONICS SPECIALISTS CONFERENCE, VOLS 1-6, CONFERENCE PROCEEDINGS, 2004, : 4662 - 4668
  • [12] SRAM Cell Design Using Tri-state Devices for SEU Protection
    Shiyanovskii, Yuriy
    Wolff, Frank
    Papachristou, Chris
    2009 15TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2009, : 114 - 119
  • [13] DESIGN AND EVALUATION OF A BIPOLAR TRI-STATE LOGIC FAMILY
    BULENT, A
    CRIST, SC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1982, 17 (01) : 16 - 19
  • [14] Robust design of high fan-in/out subthreshold circuits
    Chen, JH
    Clark, LT
    Cao, Y
    2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 405 - 410
  • [15] Arbitrary Waveforms using a Tri-State Transmit Pulser
    Flynn, John A.
    Kaczkowski, Peter
    Linkhart, Ken
    Daigle, Ronald E.
    2013 IEEE INTERNATIONAL ULTRASONICS SYMPOSIUM (IUS), 2013, : 41 - 44
  • [16] Design and implement of high fan-in logic in high-speed circuit
    Chen, Xun
    Feng, Chaochao
    Wang, Yanning
    Li, Shaoqing
    Zhang, Minxuan
    ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 52 - 55
  • [17] Robustness aware high performance high fan-in domino OR logic design
    宫娜
    汪金辉
    郭宝增
    王永清
    曹晓兵
    田秀丽
    半导体学报, 2009, 30 (06) : 107 - 110
  • [18] Robustness aware high performance high fan-in domino OR logic design
    Gong Na
    Wang Jinhui
    Guo Baozeng
    Wang Yongqing
    Cao Xiaobing
    Tian Xiuli
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (06)
  • [19] Low Power Flip-Flop Design Using Tri-State Inverter Logic
    Indira, P.
    Kamaraju, M.
    JOURNAL OF LOW POWER ELECTRONICS, 2019, 15 (01) : 19 - 26
  • [20] Static-switching pulse domino: A switching-aware design technique for wide fan-in dynamic multiplexers
    Singh, Rahul
    Hong, Gi-Moon
    Kim, Mino
    Park, Jihwan
    Shin, Woo-Yeol
    Kim, Suhwan
    INTEGRATION-THE VLSI JOURNAL, 2012, 45 (03) : 253 - 262