Circuit-level techniques to control gate leakage for sub-100nm CMOS

被引:0
|
作者
Hamzaoglu, F [1 ]
Stan, MR [1 ]
机构
[1] Univ Virginia, ECE Dept, HPLP Lab, Charlottesville, VA 22904 USA
关键词
gate leakage; low power; domino circuits; MTCMOS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Although still negligible for state-of-the-art CMOS, gate leakage will become significant in the future for sub-100nm technologies, due to the scaling of oxide thickness. We propose several circuit techniques to control gate leakage based on the fact that PMOS transistors with SiO2 gate oxide have an order of magnitude smaller gate leakage than NMOS transistors in the same technology. First, we compare n-type domino with p-type domino circuits in terms of performance, leakage and switching power, and explore the different tradeoffs between performance and power. Second, we compare n-type with p-type gating for MTCMOS to control the leakage during sleep. The proposed circuits axe simulated for a predictive 70nm CMOS technology with 10Angstrom gate oxide thickness and 1.2V supply voltage.
引用
收藏
页码:60 / 63
页数:4
相关论文
共 50 条
  • [31] A circuit-level methodology for leakage power reduction of high-efficient compressors in 22-nm CMOS technology
    Mohammad Moradinezhad Maryan
    Seyed Javad Azhari
    Majid Amini-Valashani
    Analog Integrated Circuits and Signal Processing, 2022, 110 : 569 - 581
  • [32] A circuit-level methodology for leakage power reduction of high-efficient compressors in 22-nm CMOS technology
    Maryan, Mohammad Moradinezhad
    Azhari, Seyed Javad
    Amini-Valashani, Majid
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 110 (03) : 569 - 581
  • [33] Optimization of side gate length and side gate voltage for sub-100nm double-gate MOSFET
    Kim, J
    Kim, G
    Ko, S
    Jung, H
    SMART STRUCTURES, DEVICES, AND SYSTEMS, 2002, 4935 : 308 - 315
  • [34] Low-leakage robust SRAM cell design for sub-100nm technologies
    Yang, Shengqi
    Wolf, Wayne
    Wang, Wenping
    Vijaykrishnan, N.
    Xie, Yuan
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 539 - 544
  • [35] A New Circuit-Level Technique for Leakage and Short-Circuit Power Reduction of Static Logic Gates in 22-nm CMOS Technology
    Maryan, Mohammad Moradinezhad
    Amini-Valashani, Majid
    Azhari, Seyed Javad
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (07) : 3536 - 3560
  • [36] A New Circuit-Level Technique for Leakage and Short-Circuit Power Reduction of Static Logic Gates in 22-nm CMOS Technology
    Mohammad Moradinezhad Maryan
    Majid Amini-Valashani
    Seyed Javad Azhari
    Circuits, Systems, and Signal Processing, 2021, 40 : 3536 - 3560
  • [37] A scalable stepped gate sensing scheme for sub-100nm multilevel flash memory
    Bauer, M
    Tedrow, K
    2005 INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, 2005, : 23 - 26
  • [38] Technology scaling effects on the ESD design parameters in sub-100nm CMOS transistors
    Boselli, G
    Rodriguez, J
    Duvvury, C
    Reddy, V
    Chidambaram, PR
    Hornung, B
    2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, 2003, : 507 - 510
  • [39] The challenges in achieving sub-100nm MOSFETs
    Tasch, AF
    SECOND ANNUAL IEEE INTERNATIONAL CONFERENCE ON INNOVATIVE SYSTEMS IN SILICON, 1997 PROCEEDINGS, 1997, : 52 - 60
  • [40] The gate misalignment effects of the sub-threshold characteristics of sub-100nm DG-MOSFETs
    Wong, HY
    Shin, KS
    Chan, MS
    2002 IEEE HONG KONG ELECTRON DEVICES MEETING, PROCEEDINGS, 2002, : 91 - 94