共 44 条
- [1] A circuit-level methodology for leakage power reduction of high-efficient compressors in 22-nm CMOS technology Analog Integrated Circuits and Signal Processing, 2022, 110 : 569 - 581
- [3] A New Circuit-Level Technique for Leakage and Short-Circuit Power Reduction of Static Logic Gates in 22-nm CMOS Technology Circuits, Systems, and Signal Processing, 2021, 40 : 3536 - 3560
- [4] Circuit-level techniques to control gate leakage for sub-100nm CMOS ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 60 - 63
- [5] Study on leakage power estimation and reduction methodology of CMOS circuit Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2006, 40 (05): : 772 - 776
- [7] Power and Variability Analysis of CMOS Logic Families @ 22-nm Technology Node 2014 3RD INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (ICRITO) (TRENDS AND FUTURE DIRECTIONS), 2014,
- [8] An efficient circuit-level power reduction technique for ultralow power applications MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2019, 25 (05): : 1689 - 1697
- [9] An efficient circuit-level power reduction technique for ultralow power applications Microsystem Technologies, 2019, 25 : 1689 - 1697
- [10] Analysis and Design of Subthreshold Leakage Power-Aware Ripple Carry Adder at Circuit-Level using 90nm Technology INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONVERGENCE (ICCC 2015), 2015, 48 : 660 - 665