A circuit-level methodology for leakage power reduction of high-efficient compressors in 22-nm CMOS technology

被引:0
|
作者
Maryan, Mohammad Moradinezhad [1 ]
Azhari, Seyed Javad [1 ]
Amini-Valashani, Majid [1 ]
机构
[1] Iran Univ Sci & Technol IUST, Dept Elect & Elect Engn, Tehran, Iran
关键词
Leakage power dissipation; Input controlled leakage restrainer transistor (ICLRT); Deep sub-micron; 4-2 CMOS compressors; SLEEP TRANSISTOR; VLSI CIRCUITS; DESIGN; OPTIMIZATION; LECTOR;
D O I
10.1007/s10470-021-01983-z
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new circuit-level methodology called input controlled leakage restrainer transistor (ICLRT) compatible with single threshold CMOS technology is proposed in this paper, to further discount the leakage and short-circuit powers. To implement this idea a PMOS ICLRT is placed on top of the PUN and an NMOS ICLRT is located at the bottom of the PDN for any path from the supply voltage and the ground to output. The ICLRTs can be deliberately applied to the main sources of leakage and short-circuit currents to reduce total power dissipation. To test the proposed technique, ICLRTs are applied to four 4-2 CMOS compressors. The efficiency of the proposed methodology is evaluated using SPICE simulations in 22-nm BSIM4 (level-54 parameters) CMOS technology. Simulation results with 0.9-V power supply revealed that the power consumption of the 4-2 CMOS compressors based on ICLRT technique is reduced 59.62-74.28% and also power-delay product (PDP) is diminished 32-46.78% relative to corresponding original designs.
引用
收藏
页码:569 / 581
页数:13
相关论文
共 44 条
  • [1] A circuit-level methodology for leakage power reduction of high-efficient compressors in 22-nm CMOS technology
    Mohammad Moradinezhad Maryan
    Seyed Javad Azhari
    Majid Amini-Valashani
    Analog Integrated Circuits and Signal Processing, 2022, 110 : 569 - 581
  • [2] A New Circuit-Level Technique for Leakage and Short-Circuit Power Reduction of Static Logic Gates in 22-nm CMOS Technology
    Maryan, Mohammad Moradinezhad
    Amini-Valashani, Majid
    Azhari, Seyed Javad
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (07) : 3536 - 3560
  • [3] A New Circuit-Level Technique for Leakage and Short-Circuit Power Reduction of Static Logic Gates in 22-nm CMOS Technology
    Mohammad Moradinezhad Maryan
    Majid Amini-Valashani
    Seyed Javad Azhari
    Circuits, Systems, and Signal Processing, 2021, 40 : 3536 - 3560
  • [4] Circuit-level techniques to control gate leakage for sub-100nm CMOS
    Hamzaoglu, F
    Stan, MR
    ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 60 - 63
  • [5] Study on leakage power estimation and reduction methodology of CMOS circuit
    Chen, Zhi-Qiang
    Wu, Xiao-Bo
    Yan, Xiao-Lang
    Zhejiang Daxue Xuebao (Gongxue Ban)/Journal of Zhejiang University (Engineering Science), 2006, 40 (05): : 772 - 776
  • [6] A self-control leakage-suppression block for low-power high-efficient static logic circuit design in 22 nm CMOS process
    Maryan, Mohammad Moradinezhad
    Azhari, Seyed Javad
    Amini-Valashani, Majid
    INTEGRATION-THE VLSI JOURNAL, 2022, 87 : 1 - 10
  • [7] Power and Variability Analysis of CMOS Logic Families @ 22-nm Technology Node
    Agarwal, Vivek Kumar
    Guduri, Manisha
    Islam, Aminul
    2014 3RD INTERNATIONAL CONFERENCE ON RELIABILITY, INFOCOM TECHNOLOGIES AND OPTIMIZATION (ICRITO) (TRENDS AND FUTURE DIRECTIONS), 2014,
  • [8] An efficient circuit-level power reduction technique for ultralow power applications
    Guduri, Manisha
    Dwivedi, Amit Krishna
    Majumder, Sananya
    Riya
    Islam, Aminul
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2019, 25 (05): : 1689 - 1697
  • [9] An efficient circuit-level power reduction technique for ultralow power applications
    Manisha Guduri
    Amit Krishna Dwivedi
    Sananya Majumder
    Aminul Riya
    Microsystem Technologies, 2019, 25 : 1689 - 1697
  • [10] Analysis and Design of Subthreshold Leakage Power-Aware Ripple Carry Adder at Circuit-Level using 90nm Technology
    Amuthavalli, G.
    Gunasundari, R.
    INTERNATIONAL CONFERENCE ON COMPUTER, COMMUNICATION AND CONVERGENCE (ICCC 2015), 2015, 48 : 660 - 665