An efficient circuit-level power reduction technique for ultralow power applications

被引:1
|
作者
Guduri, Manisha [1 ]
Dwivedi, Amit Krishna [1 ]
Majumder, Sananya [1 ]
Riya [1 ]
Islam, Aminul [1 ]
机构
[1] Birla Inst Technol, Dept Elect & Commun Engn, Ranchi, Jharkhand, India
关键词
VOLTAGE; CMOS; DESIGN;
D O I
10.1007/s00542-018-4103-z
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research work explores various circuit-level design techniques to identify the best technique suitable for low power circuit design. To establish a proper performance comparison, reported techniques are implemented in a transmission gate-based carry skip adder circuit @ 22-nm technology node. Results obtained demonstrate that the multi-threshold CMOS technique offers the best performance under the given conditions. Further, a novel modified hybrid circuit design technique is also proposed in this paper. To validate the proposed design technique, performance metrics of the carry-skip adder circuit implemented using the proposed hybrid technique and other low power circuit design techniques are compared. Obtained results establish that the proposed technique offers improvement in terms of propagation delay (T-P), average power dissipation (P-AVG), power delay product (PDP) and leakage power (LP), when compared with its counterpart at a supply voltage of 0.4V.
引用
收藏
页码:1689 / 1697
页数:9
相关论文
共 50 条
  • [1] An efficient circuit-level power reduction technique for ultralow power applications
    Manisha Guduri
    Amit Krishna Dwivedi
    Sananya Majumder
    Aminul Riya
    Microsystem Technologies, 2019, 25 : 1689 - 1697
  • [2] Improving simulation efficiency for circuit-level power estimation
    Marculescu, R
    Ababei, C
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 471 - 474
  • [3] Circuit-level power efficiency investigation of advanced DSP architectures based on a specialized power modeling technique.
    Olivieri, M
    Scarana, M
    Smorfa, S
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5266 - 5269
  • [4] A circuit-level methodology for leakage power reduction of high-efficient compressors in 22-nm CMOS technology
    Mohammad Moradinezhad Maryan
    Seyed Javad Azhari
    Majid Amini-Valashani
    Analog Integrated Circuits and Signal Processing, 2022, 110 : 569 - 581
  • [5] A circuit-level methodology for leakage power reduction of high-efficient compressors in 22-nm CMOS technology
    Maryan, Mohammad Moradinezhad
    Azhari, Seyed Javad
    Amini-Valashani, Majid
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 110 (03) : 569 - 581
  • [6] A New Circuit-Level Technique for Leakage and Short-Circuit Power Reduction of Static Logic Gates in 22-nm CMOS Technology
    Maryan, Mohammad Moradinezhad
    Amini-Valashani, Majid
    Azhari, Seyed Javad
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (07) : 3536 - 3560
  • [7] A New Circuit-Level Technique for Leakage and Short-Circuit Power Reduction of Static Logic Gates in 22-nm CMOS Technology
    Mohammad Moradinezhad Maryan
    Majid Amini-Valashani
    Seyed Javad Azhari
    Circuits, Systems, and Signal Processing, 2021, 40 : 3536 - 3560
  • [8] Current-mode circuit-level technique to design variation-aware nanoscale summing circuit for ultra-low power applications
    Manisha Guduri
    Rishab Mehra
    Pragya Srivastava
    Aminul Islam
    Microsystem Technologies, 2017, 23 : 4045 - 4056
  • [9] Current-mode circuit-level technique to design variation-aware nanoscale summing circuit for ultra-low power applications
    Guduri, Manisha
    Mehra, Rishab
    Srivastava, Pragya
    Islam, Aminul
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2017, 23 (09): : 4045 - 4056
  • [10] A Circuit-Level Substrate Current Model for Smart-Power ICs
    Lo Conte, Fabrizio
    Sallese, Jean-Michel
    Pastre, Marc
    Krummenacher, Francois
    Kayal, Maher
    2009 IEEE ENERGY CONVERSION CONGRESS AND EXPOSITION, VOLS 1-6, 2009, : 3657 - 3662