An efficient circuit-level power reduction technique for ultralow power applications

被引:1
|
作者
Guduri, Manisha [1 ]
Dwivedi, Amit Krishna [1 ]
Majumder, Sananya [1 ]
Riya [1 ]
Islam, Aminul [1 ]
机构
[1] Birla Inst Technol, Dept Elect & Commun Engn, Ranchi, Jharkhand, India
关键词
VOLTAGE; CMOS; DESIGN;
D O I
10.1007/s00542-018-4103-z
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research work explores various circuit-level design techniques to identify the best technique suitable for low power circuit design. To establish a proper performance comparison, reported techniques are implemented in a transmission gate-based carry skip adder circuit @ 22-nm technology node. Results obtained demonstrate that the multi-threshold CMOS technique offers the best performance under the given conditions. Further, a novel modified hybrid circuit design technique is also proposed in this paper. To validate the proposed design technique, performance metrics of the carry-skip adder circuit implemented using the proposed hybrid technique and other low power circuit design techniques are compared. Obtained results establish that the proposed technique offers improvement in terms of propagation delay (T-P), average power dissipation (P-AVG), power delay product (PDP) and leakage power (LP), when compared with its counterpart at a supply voltage of 0.4V.
引用
收藏
页码:1689 / 1697
页数:9
相关论文
共 50 条
  • [11] A Circuit-Level Substrate Current Model for Smart-Power ICs
    Lo Conte, Fabrizio
    Sallese, Jean-Michel
    Pastre, Marc
    Krummenacher, Francois
    Kayal, Maher
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2010, 25 (09) : 2433 - 2439
  • [12] Razor: A low-power pipeline based on circuit-level timing speculation
    Ernst, D
    Kim, NS
    Das, S
    Pant, S
    Rao, R
    Pham, T
    Ziesler, C
    Blaauw, D
    Austin, T
    Flautner, K
    Mudge, T
    36TH INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, PROCEEDINGS, 2003, : 7 - 18
  • [13] Razor: Circuit-level correction of timing errors for low-power operation
    Ernst, D
    Das, S
    Lee, S
    Blaauw, D
    Austin, T
    Mudge, T
    Kim, NS
    Flautner, K
    IEEE MICRO, 2004, 24 (06) : 10 - 20
  • [14] Double gate-MOSFET subthreshold circuit for ultralow power applications
    Kim, JJ
    Roy, K
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2004, 51 (09) : 1468 - 1474
  • [15] Device and Circuit-Level Assessment of GaSb/Si Heterojunction Vertical Tunnel-FET for Low-Power Applications
    Tripathy, Manas Ranjan
    Singh, Ashish Kumar
    Samad, A.
    Chander, Sweta
    Baral, Kamalaksha
    Singh, Prince Kumar
    Jit, Satyabrata
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (03) : 1285 - 1292
  • [16] CIRCUIT-LEVEL APPLICATIONS OF QUANTUM EFFECT DEVICE (RHET)
    SHIBATOMI, A
    YOKOYAMA, N
    INSTITUTE OF PHYSICS CONFERENCE SERIES, 1992, (127): : 239 - 243
  • [17] Circuit-level characterization and loss modeling of SiC-based power electronic converters
    Ravi, Lakshmi
    Severson, Eric L.
    Tewari, Saurabh
    Mohan, Ned
    IECON 2014 - 40TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2014, : 1291 - 1297
  • [18] Circuit-Level Timing Error Tolerance for Low-Power DSP Filters and Transforms
    Whatmough, Paul N.
    Das, Shidhartha
    Bull, David M.
    Darwazeh, Izzat
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (06) : 989 - 999
  • [19] An efficient power reduction technique for flash ADC
    Hwang, Yuh-Shyan
    Lin, Jeen-Fong
    Huang, Cheng-Chung
    Chen, Jiann-Jong
    Lee, Wen-Ta
    20TH ANNIVERSARY IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2007, : 43 - +
  • [20] Efficient circuit clustering for area and power reduction in FPGAs
    Singh, A
    Parthasarathy, G
    Marek-Sadowska, M
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2002, 7 (04) : 643 - 663