An efficient circuit-level power reduction technique for ultralow power applications

被引:1
|
作者
Guduri, Manisha [1 ]
Dwivedi, Amit Krishna [1 ]
Majumder, Sananya [1 ]
Riya [1 ]
Islam, Aminul [1 ]
机构
[1] Birla Inst Technol, Dept Elect & Commun Engn, Ranchi, Jharkhand, India
关键词
VOLTAGE; CMOS; DESIGN;
D O I
10.1007/s00542-018-4103-z
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This research work explores various circuit-level design techniques to identify the best technique suitable for low power circuit design. To establish a proper performance comparison, reported techniques are implemented in a transmission gate-based carry skip adder circuit @ 22-nm technology node. Results obtained demonstrate that the multi-threshold CMOS technique offers the best performance under the given conditions. Further, a novel modified hybrid circuit design technique is also proposed in this paper. To validate the proposed design technique, performance metrics of the carry-skip adder circuit implemented using the proposed hybrid technique and other low power circuit design techniques are compared. Obtained results establish that the proposed technique offers improvement in terms of propagation delay (T-P), average power dissipation (P-AVG), power delay product (PDP) and leakage power (LP), when compared with its counterpart at a supply voltage of 0.4V.
引用
收藏
页码:1689 / 1697
页数:9
相关论文
共 50 条
  • [21] Robustness Study and CNFET Realization of Optimal Logic Circuit for Ultralow Power Applications
    Gupta, Prashant
    Islam, Aminul
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2014, : 618 - 623
  • [22] Efficient Circuit-Level Nonlinear Analysis of Interference in UWB Receivers
    Rizzoli, Vittorio
    Mastri, Franco
    Costanzo, Alessandra
    Masotti, Diego
    Donzelli, Francesco
    2008 EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2008, : 438 - +
  • [23] Efficient Circuit-Level Nonlinear Analysis of Interference in UWB Receivers
    Rizzoli, Vittorio
    Mastri, Franco
    Costanzo, Alessandra
    Masotti, Diego
    Donzelli, Francesco
    2008 EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, 2008, : 381 - +
  • [24] Equivalent circuit representation and dimension reduction technique for efficient FDTD modeling of power/ground plane
    Lee, H
    Kim, H
    Kim, J
    Jeong, YC
    Kim, J
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2001, : 145 - 148
  • [25] Crystal-oscillator circuit is ultralow power
    Mathews, Thomas
    EDN, 2012, 57 (15) : 58 - 58
  • [26] A compact circuit-level model for single-event burnout in SiC power MOSFET devices
    Shen, Pei
    Wang, Ying
    Li, Xing-Ji
    Yang, Jian-qun
    Cao, Fei
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2022, 61 (12)
  • [27] A Circuit-Level Analytical Study on Switching Behaviors of SiC Diode at Basic Cell for Power Converters
    Ho, Carl N. M.
    Canales, Francisco
    Coccia, Antonio
    Laitinen, Matti
    2008 IEEE INDUSTRY APPLICATIONS SOCIETY ANNUAL MEETING, VOLS 1-5, 2008, : 364 - +
  • [28] A fully automatic domain partitioning technique for the efficient circuit-level simulation of large nonlinear microwave subsystems
    Rizzoli, V
    Montanari, E
    Lipparini, A
    Masotti, D
    Mastri, F
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2004, 14 (07) : 349 - 351
  • [29] A compact circuit-level model for single-event burnout in SiC power MOSFET devices
    Shen, Pei
    Wang, Ying
    Li, Xing-Ji
    Yang, Jian-Qun
    Cao, Fei
    Japanese Journal of Applied Physics, 2022, 61 (12):
  • [30] A Circuit Technique for Leakage Power reduction in CMOS VLSI Circuits
    Nandyala, Venkata Ramakrishna
    Mahapatra, Kamala Kanta
    2016 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURES, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2016,