A circuit-level methodology for leakage power reduction of high-efficient compressors in 22-nm CMOS technology

被引:0
|
作者
Maryan, Mohammad Moradinezhad [1 ]
Azhari, Seyed Javad [1 ]
Amini-Valashani, Majid [1 ]
机构
[1] Iran Univ Sci & Technol IUST, Dept Elect & Elect Engn, Tehran, Iran
关键词
Leakage power dissipation; Input controlled leakage restrainer transistor (ICLRT); Deep sub-micron; 4-2 CMOS compressors; SLEEP TRANSISTOR; VLSI CIRCUITS; DESIGN; OPTIMIZATION; LECTOR;
D O I
10.1007/s10470-021-01983-z
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A new circuit-level methodology called input controlled leakage restrainer transistor (ICLRT) compatible with single threshold CMOS technology is proposed in this paper, to further discount the leakage and short-circuit powers. To implement this idea a PMOS ICLRT is placed on top of the PUN and an NMOS ICLRT is located at the bottom of the PDN for any path from the supply voltage and the ground to output. The ICLRTs can be deliberately applied to the main sources of leakage and short-circuit currents to reduce total power dissipation. To test the proposed technique, ICLRTs are applied to four 4-2 CMOS compressors. The efficiency of the proposed methodology is evaluated using SPICE simulations in 22-nm BSIM4 (level-54 parameters) CMOS technology. Simulation results with 0.9-V power supply revealed that the power consumption of the 4-2 CMOS compressors based on ICLRT technique is reduced 59.62-74.28% and also power-delay product (PDP) is diminished 32-46.78% relative to corresponding original designs.
引用
收藏
页码:569 / 581
页数:13
相关论文
共 44 条
  • [21] A Power Efficient 60-GHz Super-Regenerative Oscillator with 10-GHz Switching Rate in 22-nm FD-SOI CMOS
    Ferschischi, Ali
    Ghaleb, Hatem
    Tibenszky, Zoltan
    Carta, Corrado
    Ellinger, Frank
    PROCEEDINGS OF THE 2020 IEEE/MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM (IMS), 2020, : 349 - 352
  • [22] A 79 GHz Millimeter-Wave Receiver Frontend with High Linearity for Civil-Automotive Radars in a 22-nm FD-SOI CMOS Technology
    Li, Songhui
    Cui, Mengqi
    Szilagyi, Laszlo
    Carta, Corrado
    Ellinger, Frank
    2022 ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), 2022, : 375 - 377
  • [23] A 10-Gb/s Power and Area Efficient Clock and Data Recovery Circuit in 65-nm CMOS Technology
    Rhim, Jinsoo
    Choi, Kwang-Chun
    Choi, Woo-Young
    2012 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2012, : 104 - 107
  • [24] 8-Bit High Speed, Power Efficient SAR ADC Designed in 90 nm CMOS Technology
    Singh, Vijay Pratap
    Sharma, Gaurav Kumar
    Shukla, Aasheesh
    2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [25] Power-Rail ESD Clamp Circuit With Ultralow Standby Leakage Current and High Area Efficiency in Nanometer CMOS Technology
    Yeh, Chih-Ting
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (10) : 2626 - 2634
  • [26] A 1.1 GHz 12 μA/Mb-leakage SRAM design in 65 nm ultra-low-power CMOS technology with integrated leakage reduction for mobile applications
    Wang, Yih
    Ahn, Hong Jo
    Bhattacharya, Uddalak
    Chen, Zhanping
    Coan, Tom
    Hamzaoglu, Fatih
    Hafez, Walid M.
    Jan, Chia-Hong
    Kolar, Pramod
    Kulkarni, Sarvesh H.
    Lin, Jie-Feng
    Ng, Yon-Gee
    Post, Ian
    Wei, Liqiong
    Zhang, Ying
    Zhang, Kevin
    Bohr, Mark
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (01) : 172 - 179
  • [27] Low Power High Speed 1-bit Full Adder Circuit design at 45nm CMOS Technology
    Yadav, Ashish Kumar
    Shrivatava, Bhavana P.
    Dadoriya, Ajay Kumar
    2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE), 2017, : 427 - 432
  • [28] A Low-Power Low-Voltage Down-Conversion Mixer for 5G Applications at 28 GHz in 22-nm FD-SOI CMOS Technology
    Testa, Paolo Valerio
    Szilagyi, Laszlo
    Xu, Xin
    Carta, Corrado
    Ellinger, Frank
    2020 IEEE ASIA-PACIFIC MICROWAVE CONFERENCE (APMC), 2020, : 911 - 913
  • [29] Design of 2xVDD-Tolerant Power-Rail ESD Clamp Circuit With Consideration of Gate Leakage Current in 65-nm CMOS Technology
    Wang, Chang-Tzu
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (06) : 1460 - 1465
  • [30] Low power and high speed design issues of CMOS Hamming code generation and error detection circuit at 22 nm and 16 nm channel length of MOS transistor
    Bari, Surajit
    De, Debashis
    Sarkar, Angsuman
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2021, 27 (02): : 601 - 612