Circuit-level techniques to control gate leakage for sub-100nm CMOS

被引:0
|
作者
Hamzaoglu, F [1 ]
Stan, MR [1 ]
机构
[1] Univ Virginia, ECE Dept, HPLP Lab, Charlottesville, VA 22904 USA
关键词
gate leakage; low power; domino circuits; MTCMOS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Although still negligible for state-of-the-art CMOS, gate leakage will become significant in the future for sub-100nm technologies, due to the scaling of oxide thickness. We propose several circuit techniques to control gate leakage based on the fact that PMOS transistors with SiO2 gate oxide have an order of magnitude smaller gate leakage than NMOS transistors in the same technology. First, we compare n-type domino with p-type domino circuits in terms of performance, leakage and switching power, and explore the different tradeoffs between performance and power. Second, we compare n-type with p-type gating for MTCMOS to control the leakage during sleep. The proposed circuits axe simulated for a predictive 70nm CMOS technology with 10Angstrom gate oxide thickness and 1.2V supply voltage.
引用
收藏
页码:60 / 63
页数:4
相关论文
共 50 条
  • [41] Spectroscopic CD metrology for sub-100nm lithography process control
    Mieher, WD
    Dziura, TG
    Chen, XM
    DeCecco, P
    Levy, A
    METROLOGY, INSPECTION, AND PROCESS CONTROL FOR MICROLITHOGRAPHY XVI, PTS 1 & 2, 2002, 4689 : 957 - 965
  • [42] Variability in sub-100nm SRAM designs
    Heald, R
    Wang, P
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 347 - 352
  • [43] Circuit techniques for gate and subthreshold leakage minimization in future CMOS technologies
    Rao, RM
    Burns, JL
    Brown, RB
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 313 - 316
  • [44] The next generation BSIM for sub-100nm mixed-signal circuit simulation
    Xi, XM
    He, J
    Dung, M
    Lin, CH
    Heydari, B
    Wan, H
    Chan, MS
    Niknejad, AM
    Hu, CM
    PROCEEDINGS OF THE IEEE 2004 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2004, : 13 - 16
  • [45] Effectiveness and scaling trends of leakage control techniques for sub-130nm CMOS technologies
    Chatterjee, B
    Sachdev, M
    Hsu, S
    Krishnamurthy, R
    Borkar, S
    ISLPED'03: PROCEEDINGS OF THE 2003 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2003, : 122 - 127
  • [46] CIRCUIT-LEVEL DICTIONARIES OF CMOS BRIDGING FAULTS
    LEE, T
    CHUANG, WT
    HAJJ, IN
    FUCHS, WK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (05) : 596 - 603
  • [47] Accurate stacking effect macro-modeling of leakage power in sub-100nm circuits
    Yang, SQ
    Wolf, T
    Vijaykrishnan, N
    Xie, Y
    Wang, TP
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 165 - 170
  • [48] Advanced gate dielectric materials for sub-100 nm CMOS
    Iwai, H
    Ohmi, S
    Akama, S
    Ohshima, C
    Kikuchi, A
    Kashiwagi, I
    Taguchi, J
    Yamamoto, H
    Tonotani, J
    Kim, Y
    Ueda, I
    Kuriyama, A
    Yoshihara, Y
    INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, 2002, : 625 - 628
  • [49] Sub-100nm gate technologies for Si/SiGe-buried-channel RF devices
    Zeuner, M
    Hackbarth, T
    Enciso-Aguilar, M
    Aniel, F
    von Känel, H
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2003, 42 (4B): : 2363 - 2366
  • [50] Asymmetric tunneling source mosfets: A novel device solution for sub-100nm CMOS technology
    Girish, N. V.
    Jhaveri, Ritesh
    Woo, J. C. S.
    FRONTIERS IN ELECTRONICS, 2006, 41 : 95 - +