BIST-based delay path testing in FPGA architectures

被引:41
|
作者
Harris, IG [1 ]
Menon, PR [1 ]
Tessier, R [1 ]
机构
[1] Univ Massachusetts, Dept Elect & Comp Engn, Amherst, MA 01003 USA
关键词
D O I
10.1109/TEST.2001.966717
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The widespread use of field programmable gate arrays (FPGAs) as components in high-performance systems has increased the significance of path delay faults in FPGAs. We present a technique for FPGA path delay fault detection which integrates test insertion with the FPGA placement and routing stages to accomplish testing with low test application time. An accurate static timing analyzer is used to identify critical paths and built-in self-test (BIST) hardware is inserted using a placement and routing tool. Initial experimental results show that testing is accomplished with low test application time for several benchmark designs.
引用
收藏
页码:932 / 938
页数:7
相关论文
共 50 条
  • [31] BIST test pattern generator for delay testing
    Girard, P
    Landrault, C
    Moreda, V
    Pravossoudovitch, S
    [J]. ELECTRONICS LETTERS, 1997, 33 (17) : 1429 - 1431
  • [32] Efficient Path Selection for Delay Testing Based on Path Clustering
    Seiichiro Tani
    Mitsuo Teramoto
    Tomoo Fukazawa
    Kazuyoshi Matsuhiro
    [J]. Journal of Electronic Testing, 1999, 15 : 75 - 85
  • [33] Efficient path selection for delay testing based on path clustering
    Tani, S
    Teramoto, M
    Fukazawa, T
    Matsuhiro, K
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 15 (1-2): : 75 - 85
  • [34] A BIST-based solution for the diagnosis of embedded memories adopting image processing techniques
    Appello, D
    Fudoli, A
    Tancorre, V
    Bernardi, P
    Corno, F
    Rebaudengo, M
    Reorda, MS
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2004, 20 (01): : 79 - 87
  • [35] A BIST-based Solution for the Diagnosis of Embedded Memories Adopting Image Processing Techniques
    D. Appello
    A. Fudoli
    V. Tancorre
    P. Bernardi
    F. Corno
    M. Rebaudengo
    M. Sonza Reorda
    [J]. Journal of Electronic Testing, 2004, 20 : 79 - 87
  • [36] Evaluation of delay testing based on path selection
    Fukunaga, M
    Kajihara, S
    Takeoka, S
    Yoshimura, S
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2003, E86A (12) : 3208 - 3210
  • [37] A P1500 compliant BIST-based approach to embedded RAM diagnosis
    Appello, D
    Corno, F
    Giovinetto, M
    Rebaudengo, M
    Reorda, MS
    [J]. 10TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2001, : 97 - 102
  • [38] A BIST-based solution for the diagnosis of embedded memories adopting image processing techniques
    Appello, D
    Fudoli, A
    Tancorre, V
    Corno, F
    Rebaudengo, M
    Reorda, MS
    [J]. PROCEEDING OF THE 2002 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2002, : 12 - 16
  • [39] A BIST-based solution for the diagnosis of embedded memories adopting image processing techniques
    Appello, D
    Fudoli, A
    Tancorre, V
    Corno, F
    Rebaudengo, M
    Reorda, MS
    [J]. PROCEEDINGS OF THE EIGHTH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, 2002, : 206 - 210
  • [40] A Shift-Register Based BIST Architecture for FPGA Global Interconnect Testing and Diagnosis
    Igor Gadelha Pereira
    Leonardo Alves Dias
    Cleonilson Protásio de Souza
    [J]. Journal of Electronic Testing, 2015, 31 : 207 - 215