An Erase Efficiency Boosting Strategy for 3D Charge Trap NAND Flash

被引:15
|
作者
Chen, Shuo-Han [1 ]
Chang, Yuan-Hao [2 ]
Liang, Yu-Pei [1 ]
Wei, Hsin-Wen [3 ]
Shih, Wei-Kuan [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 30013, Taiwan
[2] Acad Sinica, Inst Informat Sci, Taipei 11529, Taiwan
[3] Tamkang Univ, Dept Elect Engn, New Taipei 25137, Taiwan
关键词
Multi-block erase; 3D charge trap; garbage collection; 3D NAND flash; flash storage; MEMORY; TRANSLATION; SCHEME;
D O I
10.1109/TC.2018.2818118
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Owing to the fast-growing demands of larger and faster NAND flash devices, new manufacturing techniques have accelerated the down-scaling process of NAND flash memory. Among these new techniques, 3D charge trap flash is considered to be one of the most promising candidates for the next-generation NAND flash devices. However, the long erase latency of 3D charge trap flash becomes a critical issue. This issue is exacerbated because the distinct transient voltage shift phenomenon is worsened when the number of program/erase cycle increases. In contrast to existing works that aim to tackle the erase latency issue by reducing the number of block erases, we tackle this issue by utilizing the "multi-block erase" feature. In this work, an erase efficiency boosting strategy is proposed to boost the garbage collection efficiency of 3D charge trap flash via enabling multi-block erase inside flash chips. A series of experiments was conducted to demonstrate the capability of the proposed strategy on improving the erase efficiency and access performance of 3D charge trap flash. The results show that the erase latency of 3D charge trap flash memory is improved by 75.76 percent on average even when the P/E cycle reaches 10(4).
引用
收藏
页码:1246 / 1258
页数:13
相关论文
共 50 条
  • [31] Self-Adaption of the GIDL Erase Promotes Stacking More Layers in 3D NAND Flash
    Yang, Tao
    Zhang, Bao
    Wang, Qi
    Jin, Lei
    Xia, Zhiliang
    MICROMACHINES, 2023, 14 (03)
  • [32] Characterization Summary of Performance, Reliability, and Threshold Voltage Distribution of 3D Charge-Trap NAND Flash Memory
    Liu, Weihua
    Wu, Fei
    Chen, Xiang
    Zhang, Meng
    Wang, Yu
    Lu, Xiangfeng
    Xie, Changsheng
    ACM TRANSACTIONS ON STORAGE, 2022, 18 (02)
  • [33] A Compact Model for ISPP of 3-D Charge-Trap NAND Flash Memories
    Kim, Minsoo
    Kim, Sungbak
    Shin, Hyungcheol
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (08) : 3095 - 3101
  • [34] Natural Local Self-Boosting Effect in 3D NAND Flash Memory
    Kang, Myounggon
    Kim, Yoon
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (09) : 1236 - 1239
  • [35] Enabling sub-blocks Erase management to boost the performance of 3D NAND flash memory
    Chen, Tseng-Yi
    Chang, Yuan-Hao
    Ho, Chien-Chung
    Chen, Shuo-Han
    2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
  • [36] Investigation of interface trap characteristics in 3D NAND flash memory with temperature dependency
    So, Donghyuk
    Cho, Yonggyu
    Shim, Hyunyoung
    Sim, Jaesung
    Shin, Hyungcheol
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2025, 64 (03)
  • [37] Microscopic physical origin of charge traps in 3D NAND flash memories
    Nanataki, Fugo
    Iwata, Jun-Ichi
    Chokawa, Kenta
    Araidai, Masaaki
    Oshiyama, Atsushi
    Shiraishi, Kenji
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2023, 62 (SC)
  • [38] Temperature-Aware Data Allocation Strategy for 3D Charge-Trap Flash Memory
    Wang, Yi
    Zhang, Mingxu
    Yang, Jing
    2017 22ND ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2017, : 572 - 577
  • [39] Modeling of Lateral Migration Mechanism of Holes in 3D NAND Flash Memory Charge Trap Layer during Retention Operation
    Park, Jaeyeol
    Shin, Hyungcheol
    2019 SILICON NANOELECTRONICS WORKSHOP (SNW), 2019, : 61 - 62
  • [40] Multi-Coding ECC Algorithm Based on 3D Charge Trap NAND Flash Hot Region Cell Prediction
    Jiang, Yiyang
    Wang, Qi
    Li, Qianhui
    Huo, Zongliang
    IEEE COMMUNICATIONS LETTERS, 2020, 24 (02) : 244 - 248