An Erase Efficiency Boosting Strategy for 3D Charge Trap NAND Flash

被引:15
|
作者
Chen, Shuo-Han [1 ]
Chang, Yuan-Hao [2 ]
Liang, Yu-Pei [1 ]
Wei, Hsin-Wen [3 ]
Shih, Wei-Kuan [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 30013, Taiwan
[2] Acad Sinica, Inst Informat Sci, Taipei 11529, Taiwan
[3] Tamkang Univ, Dept Elect Engn, New Taipei 25137, Taiwan
关键词
Multi-block erase; 3D charge trap; garbage collection; 3D NAND flash; flash storage; MEMORY; TRANSLATION; SCHEME;
D O I
10.1109/TC.2018.2818118
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Owing to the fast-growing demands of larger and faster NAND flash devices, new manufacturing techniques have accelerated the down-scaling process of NAND flash memory. Among these new techniques, 3D charge trap flash is considered to be one of the most promising candidates for the next-generation NAND flash devices. However, the long erase latency of 3D charge trap flash becomes a critical issue. This issue is exacerbated because the distinct transient voltage shift phenomenon is worsened when the number of program/erase cycle increases. In contrast to existing works that aim to tackle the erase latency issue by reducing the number of block erases, we tackle this issue by utilizing the "multi-block erase" feature. In this work, an erase efficiency boosting strategy is proposed to boost the garbage collection efficiency of 3D charge trap flash via enabling multi-block erase inside flash chips. A series of experiments was conducted to demonstrate the capability of the proposed strategy on improving the erase efficiency and access performance of 3D charge trap flash. The results show that the erase latency of 3D charge trap flash memory is improved by 75.76 percent on average even when the P/E cycle reaches 10(4).
引用
收藏
页码:1246 / 1258
页数:13
相关论文
共 50 条
  • [21] Investigation of Erase Cycling Induced TSG Vt Shift in 3D NAND Flash Memory
    Yan, Liang
    Jin, Lei
    Zou, Xingqi
    Ai, Di
    Li, Da
    Zhang, An
    Wei, Huazheng
    Chen, Yi
    Huo, Zongliang
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (01) : 21 - 23
  • [22] On the Reliability of Charge-Trap (CT) Type Three-dimensional (3D) NAND Flash Memory
    Chen, Jiezhi
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1212 - 1214
  • [23] Investigation of Re-Program Scheme in Charge Trap-Based 3D NAND Flash Memory
    Cheng, Ting
    Jia, Jianquan
    Jin, Lei
    Jia, Xinlei
    Xia, Shiyu
    Lu, Jianwei
    Li, Kaiwei
    Luo, Zhe
    Li, Da
    Liu, Hongtao
    Wang, Qiguang
    Zhang, An
    Yang, Daohong
    Huo, Zongliang
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2021, 9 : 640 - 644
  • [24] Nimble Mapping SSD: Leaning State Mapping Strategy to Increase Reliability of 3D TLC Charge-Trap NAND Flash Memory
    Chen, Chih-Chia
    Hsieh, Jen-Wei
    2022 IEEE 11TH NON-VOLATILE MEMORY SYSTEMS AND APPLICATIONS SYMPOSIUM (NVMSA 2022), 2022, : 57 - 62
  • [25] Selective Erase Operation for Multiple Strings of 3D Ferroelectric (Fe)-NAND Flash Memory
    Ryu, Gyunseok
    Kang, Myounggon
    IEEE ELECTRON DEVICE LETTERS, 2024, 45 (03) : 372 - 375
  • [26] SiGe/Si Heterojunction Drain Transistor for Faster 3D NAND Flash Memory Erase
    Lee, Dasom
    Liu, Tsu-Jae King
    2024 IEEE INTERNATIONAL MEMORY WORKSHOP, IMW, 2024,
  • [27] System Performance Comparison of 3D Charge-Trap TLC NAND Flash and 2D Floating-Gate MLC NAND Flash Based SSDs
    Fukuchi, Mamoru
    Matsui, Chihiro
    Takeuchi, Ken
    IEICE TRANSACTIONS ON ELECTRONICS, 2020, E103C (04) : 161 - 170
  • [28] Program/Erase Cycling Enhanced Lateral Charge Diffusion in Triple-level Cell Charge-trapping 3D NAND Flash Memory
    Cao, Rui
    Wu, Jixuan
    Yang, Wenjing
    Chen, Jiezhi
    Jiang, Xiangwei
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [29] 20% System-performance Gain of 3D Charge-trap TLC NAND Flash over 2D Floating-gate MLC NAND Flash for SCM/NAND Flash Hybrid SSD
    Fukuchi, Mamoru
    Sakaki, Yukiya
    Matsui, Chihiro
    Takeuchi, Ken
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [30] Investigation of Trap Profile in Nitride Charge Trap Layer in 3-D NAND Flash Memory Cells
    Lee, Jong-Ho
    Kang, Ho-Jung
    2017 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC 2017), 2017,