An Erase Efficiency Boosting Strategy for 3D Charge Trap NAND Flash

被引:15
|
作者
Chen, Shuo-Han [1 ]
Chang, Yuan-Hao [2 ]
Liang, Yu-Pei [1 ]
Wei, Hsin-Wen [3 ]
Shih, Wei-Kuan [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Comp Sci, Hsinchu 30013, Taiwan
[2] Acad Sinica, Inst Informat Sci, Taipei 11529, Taiwan
[3] Tamkang Univ, Dept Elect Engn, New Taipei 25137, Taiwan
关键词
Multi-block erase; 3D charge trap; garbage collection; 3D NAND flash; flash storage; MEMORY; TRANSLATION; SCHEME;
D O I
10.1109/TC.2018.2818118
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Owing to the fast-growing demands of larger and faster NAND flash devices, new manufacturing techniques have accelerated the down-scaling process of NAND flash memory. Among these new techniques, 3D charge trap flash is considered to be one of the most promising candidates for the next-generation NAND flash devices. However, the long erase latency of 3D charge trap flash becomes a critical issue. This issue is exacerbated because the distinct transient voltage shift phenomenon is worsened when the number of program/erase cycle increases. In contrast to existing works that aim to tackle the erase latency issue by reducing the number of block erases, we tackle this issue by utilizing the "multi-block erase" feature. In this work, an erase efficiency boosting strategy is proposed to boost the garbage collection efficiency of 3D charge trap flash via enabling multi-block erase inside flash chips. A series of experiments was conducted to demonstrate the capability of the proposed strategy on improving the erase efficiency and access performance of 3D charge trap flash. The results show that the erase latency of 3D charge trap flash memory is improved by 75.76 percent on average even when the P/E cycle reaches 10(4).
引用
收藏
页码:1246 / 1258
页数:13
相关论文
共 50 条
  • [41] 3D NAND Flash Status and Trends
    Heineck, Lars
    Liu, Jin
    2022 14TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW 2022), 2022, : 1 - 4
  • [42] 3D stacked NAND flash memories
    Micheloni, Rino
    Crippa, Luca
    3D Flash Memories, 2016, : 63 - 83
  • [43] Single-Event Upset in 3-D Charge-Trap NAND Flash Memories
    Park, Jounghun
    Han, Jin-Woo
    Yoon, Gilsang
    Go, Donghyun
    Kim, Donghwi
    Kim, Jungsik
    Lee, Jeong-Soo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (11) : 6089 - 6094
  • [44] Radiation Induced Degradation of Charge-trap (CT) 3D-NAND Flash Memory
    Dong, Haitao
    Sun, Chuanxue
    Du, Zhichao
    Sang, Pengpeng
    Zhan, Xuepeng
    Zheng, Xuesong
    Wang, Qianwen
    Wu, Jixuan
    Chen, Jiezhi
    2024 IEEE INTERNATIONAL CONFERENCE ON IC DESIGN AND TECHNOLOGY, ICICDT 2024, 2024,
  • [45] 3D RRAM DESIGN AND BENCHMARK WITH 3D NAND FLASH
    Chen, Pai-Yu
    Xu, Cong
    Xie, Yuan
    Yu, Shimeng
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [46] Atomistic Study of lateral Charge Diffusion Degradation During Program/Erase Cycling in 3-D NAND Flash memory
    Wu, Jixuan
    Chen, Jiezhi
    Jiang, Xiangwei
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2019, 7 (01) : 626 - 631
  • [47] Effect of Lateral Charge Diffusion on Retention Characteristics of 3D NAND Flash Cells
    Yoo, Ho-Nam
    Choi, Bongsik
    Back, Jong-Won
    Kang, Ho-Jung
    Kwon, Eunmee
    Chung, Sungyong
    Bae, Jong-Ho
    Park, Byung-Gook
    Lee, Jong-Ho
    IEEE ELECTRON DEVICE LETTERS, 2021, 42 (08) : 1148 - 1151
  • [48] Statistical Investigation of Anomalous Fast Erase Dynamics in Charge Trapping NAND Flash
    Zambelli, Cristian
    Olivo, Piero
    IEEE ELECTRON DEVICE LETTERS, 2013, 34 (04) : 514 - 516
  • [49] Impact of stacking layers on RTN in 3D charge trapping NAND flash memory
    Song, Biruo
    Liu, Hongtao
    Jin, Lei
    Fu, Xiang
    Liu, Fei
    Huo, Zongliang
    MICROELECTRONICS RELIABILITY, 2021, 127
  • [50] Improving cell current in 3D NAND flash memory with fixed oxide charge
    Kim, Yeeun
    Jeong, Jaejoong
    Hong, Seul Ki
    Cho, Byung Jin
    Park, Jong Kyung
    SOLID-STATE ELECTRONICS, 2025, 225