SSTL IO Standard Based Power Efficient Data Processing Device Design on FPGA

被引:0
|
作者
Garg, Diya [1 ]
Sohal, Harsh [1 ]
Ahuja, Sachin [1 ]
机构
[1] Chitkara Univ, Chandigarh, India
关键词
Data Processing Device; FPGA; I/O standards; power Efficiency; Data Center; Processor; SSTL;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this paper, we have designed a power efficient data center using SSTL I/O standards. We have compared the performance of our data processing device through different processors. To increase the performance, Stub-Series Terminated Logic I/O standards are used. 17 distinct functions were performed on DPD that calculated the capability of four distinct processors. At operating frequency of 1.9 GHz of AMD x2150, a significant reduction of clock power, logic power and signal power is observed as 84.47%, 45% and 41.02% respectively. Minimization in DSP power, IO power is 44.4% & 18% respectively when we apply AMD x2150 at 1.9GHz in preference to Intel Xeon E7-8893, operating at 3.4 GHz. By doing the analysis, the best results are obtained while using AMD x2150 at 1.9GHz. This paper provides a novel FPGA based design for power efficient data processing device.
引用
收藏
页数:5
相关论文
共 50 条
  • [21] Designing of Power Efficient ROM Using LVTTL and Mobile-DDR IO Standard on 28nm FPGA
    Agrawal, Tarun
    Srivastava, Vivek
    Kumar, Anjan
    2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS (CICN), 2015, : 1334 - 1337
  • [22] Design of Power Efficient SRAM on FPGA
    Agrawal, Tarun
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON MODERN RESEARCH IN AEROSPACE ENGINEERING (MARE-2016), 2018, : 363 - 373
  • [23] Study and Design on a Three Phase Power Source Based on FPGA Device
    Li Xiao
    COMPUTING, CONTROL AND INDUSTRIAL ENGINEERING IV, 2013, 823 : 517 - 521
  • [24] Design for an IO block array in a tile-based FPGA
    丁光新
    陈陵都
    刘忠立
    半导体学报, 2009, (08) : 141 - 146
  • [25] Design for an IO block array in a tile-based FPGA
    Ding Guangxin
    Chen Lingdou
    Liu Zhongli
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (08)
  • [26] FPGA Implementation and Power Efficient CORDIC based ADPLL for Signal Processing and Application
    Singhal, Akarshika
    Goen, Anjana
    Mohapatra, Tanutrushna
    2017 7TH INTERNATIONAL CONFERENCE ON COMMUNICATION SYSTEMS AND NETWORK TECHNOLOGIES (CSNT), 2017, : 325 - 329
  • [27] Design of Power Efficient FPGA based Hardware Accelerators for Financial Applications
    Hegner, Jonas Stenbaek
    Sindholt, Joakim
    Nannarelli, Alberto
    2012 NORCHIP, 2012,
  • [28] Efficient data access management for FPGA-Based image processing SoCs
    Larabi, Zahir
    Mathieu, Yves
    Mancini, Stephane
    RSP 2009: TWENTIETH IEEE/IFIP INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS: SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2009, : 159 - +
  • [29] Different IO Standard Based Energy Efficient Decoder Design For 64-bit Processor Architecture
    Madhok, Shivani
    Kaur, Amanpreet
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1813 - 1817
  • [30] Design of a LiDAR point cloud data processing system for power line extraction on FPGA
    Wang, Xuecheng
    Wang, Xinjian
    Wei, Yizheng
    Zhang, Milin
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 341 - 345