SSTL IO Standard Based Power Efficient Data Processing Device Design on FPGA

被引:0
|
作者
Garg, Diya [1 ]
Sohal, Harsh [1 ]
Ahuja, Sachin [1 ]
机构
[1] Chitkara Univ, Chandigarh, India
关键词
Data Processing Device; FPGA; I/O standards; power Efficiency; Data Center; Processor; SSTL;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this paper, we have designed a power efficient data center using SSTL I/O standards. We have compared the performance of our data processing device through different processors. To increase the performance, Stub-Series Terminated Logic I/O standards are used. 17 distinct functions were performed on DPD that calculated the capability of four distinct processors. At operating frequency of 1.9 GHz of AMD x2150, a significant reduction of clock power, logic power and signal power is observed as 84.47%, 45% and 41.02% respectively. Minimization in DSP power, IO power is 44.4% & 18% respectively when we apply AMD x2150 at 1.9GHz in preference to Intel Xeon E7-8893, operating at 3.4 GHz. By doing the analysis, the best results are obtained while using AMD x2150 at 1.9GHz. This paper provides a novel FPGA based design for power efficient data processing device.
引用
收藏
页数:5
相关论文
共 50 条
  • [41] Power Efficient Arithmetic and Logical Unit Design on FPGA
    Kaushik, Bhuvan
    Anand, Vatsala
    Yasmeen, Kainat
    Kaur, Amanpreet
    2018 6TH EDITION OF INTERNATIONAL CONFERENCE ON WIRELESS NETWORKS & EMBEDDED SYSTEMS (WECON), 2018, : 112 - 115
  • [42] The Study on Real-time Data Processing Based on CCD Scanning and Detecting Device on FPGA
    Xu Guo-sheng
    2009 IEEE INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND INTELLIGENT SYSTEMS, PROCEEDINGS, VOL 3, 2009, : 81 - 84
  • [43] HSTL I/O Standard Based Environment Friendly Energy Efficient ROM Design on FPGA
    Bansal, Meenakshi
    Saini, Rishita
    Bansal, Neha
    Kalra, Lakshay
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1818 - 1823
  • [44] Design of Image Processing System Based on FPGA
    Xu Guosheng
    MEMS, NANO AND SMART SYSTEMS, PTS 1-6, 2012, 403-408 : 1281 - 1284
  • [45] Design of Interface Programs for Power Quality Standard Device
    Shao, Lei
    Jing, Xiang
    Chen, Zhong
    PROCEEDINGS OF THE 2016 2ND INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE AND INDUSTRIAL ENGINEERING (AIIE 2016), 2016, 133 : 485 - 487
  • [46] The Design of MIPI Image Processing Based on FPGA
    Wang, Zhanchao
    Huang, Min
    Zhang, Guifeng
    Qian, Lulu
    OPTICAL SENSORS 2019, 2019, 11028
  • [47] Design of Image Acquisition and Processing Based on FPGA
    Li, Chao
    Zhang, Yu-lin
    Zheng, Zhao-na
    2009 INTERNATIONAL FORUM ON INFORMATION TECHNOLOGY AND APPLICATIONS, VOL 3, PROCEEDINGS, 2009, : 113 - 115
  • [48] LVCMOS I/O Standard Based Environment Friendly Low Power ROM Design on FPGA
    Kalra, Lakshay
    Bansal, Neha
    Saini, Rishita
    Bansal, Meenakshi
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1824 - 1829
  • [49] I/O Standard Based Power Optimized Processor Register Design on Ultra Scale FPGA
    Singh, Prabhat Ranjan
    Pandey, Bishwajeet
    Kumar, Tanesh
    Das, Teerath
    2014 INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2014, : 172 - 177
  • [50] Design of Power-Efficient Ring Oscillator based Physically Unclonable Functions for FPGA
    Likhithashree, R.
    Kiran, Divya
    2019 4TH INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER TECHNOLOGIES AND OPTIMIZATION TECHNIQUES (ICEECCOT), 2019, : 164 - 169