SSTL IO Standard Based Power Efficient Data Processing Device Design on FPGA

被引:0
|
作者
Garg, Diya [1 ]
Sohal, Harsh [1 ]
Ahuja, Sachin [1 ]
机构
[1] Chitkara Univ, Chandigarh, India
关键词
Data Processing Device; FPGA; I/O standards; power Efficiency; Data Center; Processor; SSTL;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this paper, we have designed a power efficient data center using SSTL I/O standards. We have compared the performance of our data processing device through different processors. To increase the performance, Stub-Series Terminated Logic I/O standards are used. 17 distinct functions were performed on DPD that calculated the capability of four distinct processors. At operating frequency of 1.9 GHz of AMD x2150, a significant reduction of clock power, logic power and signal power is observed as 84.47%, 45% and 41.02% respectively. Minimization in DSP power, IO power is 44.4% & 18% respectively when we apply AMD x2150 at 1.9GHz in preference to Intel Xeon E7-8893, operating at 3.4 GHz. By doing the analysis, the best results are obtained while using AMD x2150 at 1.9GHz. This paper provides a novel FPGA based design for power efficient data processing device.
引用
收藏
页数:5
相关论文
共 50 条
  • [31] Design of an FPGA-based RF link for data and power transfer
    Yeary, M. B.
    Zhang, W.
    Alkhouli, O.
    Wong-Hagen, Kelly
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2006, 55 (06) : 2313 - 2319
  • [32] Energy Efficient Vedic Multiplier Design Using LVCMOS and HSTL IO Standard
    Goswami, Kavita
    Pandey, Bishwajeet
    2014 9TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2014, : 732 - 735
  • [33] An FPGA-based genetic microarray processing device
    Gomez, P.
    Diaz, F.
    Belean, B.
    Malutan, R.
    Stetter, B.
    Martinez, R.
    Rodellar, V.
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 363 - 366
  • [34] The design and implementation of data sampling and processing system of EUV camera based on FPGA
    Huang, Liang
    Li, Xiangzhi
    Zhao, Qinglei
    Han, Chengshan
    MECHANICAL ENGINEERING, MATERIALS AND ENERGY III, 2014, 483 : 374 - 377
  • [35] Efficient Implementation of Mean Formula for Image Processing using FPGA Device
    Kardian, Aqwam Rosadi
    Sudiro, Sunny Arief
    Madenda, Sarifuddin
    2016 1ST INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, INFORMATION SYSTEMS AND ELECTRICAL ENGINEERING (ICITISEE), 2016, : 110 - 113
  • [36] The FPGA Device Driver Design Based on AES
    Xia Jin-wei
    INTERNATIONAL CONFERENCE OF CHINA COMMUNICATION (ICCC2010), 2010, : 482 - 485
  • [37] A new approach for design of an efficient FPGA-based reconfigurable convolver for image processing
    Abbas Dehghani
    Ali Kavari
    Mahdi Kalbasi
    Keyvan RahimiZadeh
    The Journal of Supercomputing, 2022, 78 : 2597 - 2615
  • [38] A new approach for design of an efficient FPGA-based reconfigurable convolver for image processing
    Dehghani, Abbas
    Kavari, Ali
    Kalbasi, Mahdi
    RahimiZadeh, Keyvan
    JOURNAL OF SUPERCOMPUTING, 2022, 78 (02): : 2597 - 2615
  • [39] Data Transfer Methods in FPGA Based Embedded Design for High Speed Data Processing Systems
    Radoi, Ionut
    Rastoceanu, Florin
    Hritcu, Daniel-Tiberius
    2018 12TH INTERNATIONAL CONFERENCE ON COMMUNICATIONS (COMM), 2018, : 519 - 522
  • [40] Power modeling and efficient FPGA implementation of FHT for signal processing
    Amira, Abbes
    Chandrasekaran, Shrutisagar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (03) : 286 - 295