SSTL IO Standard Based Power Efficient Data Processing Device Design on FPGA

被引:0
|
作者
Garg, Diya [1 ]
Sohal, Harsh [1 ]
Ahuja, Sachin [1 ]
机构
[1] Chitkara Univ, Chandigarh, India
关键词
Data Processing Device; FPGA; I/O standards; power Efficiency; Data Center; Processor; SSTL;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this paper, we have designed a power efficient data center using SSTL I/O standards. We have compared the performance of our data processing device through different processors. To increase the performance, Stub-Series Terminated Logic I/O standards are used. 17 distinct functions were performed on DPD that calculated the capability of four distinct processors. At operating frequency of 1.9 GHz of AMD x2150, a significant reduction of clock power, logic power and signal power is observed as 84.47%, 45% and 41.02% respectively. Minimization in DSP power, IO power is 44.4% & 18% respectively when we apply AMD x2150 at 1.9GHz in preference to Intel Xeon E7-8893, operating at 3.4 GHz. By doing the analysis, the best results are obtained while using AMD x2150 at 1.9GHz. This paper provides a novel FPGA based design for power efficient data processing device.
引用
收藏
页数:5
相关论文
共 50 条
  • [11] Mobile DDR IO Standard Based High Performance Energy Efficient Portable ALU Design on FPGA
    Tanesh Kumar
    Bishwajeet Pandey
    Teerath Das
    B. S. Chowdhry
    Wireless Personal Communications, 2014, 76 : 569 - 578
  • [12] SSTL Based Power Efficient Implementation of DES Security Algorithm on 28nm FPGA
    Pandey, Bishwajeet
    Thind, Vandana
    Sandhu, Simran Kaur
    Walia, Tamanna
    Sharma, Sumit
    INTERNATIONAL JOURNAL OF SECURITY AND ITS APPLICATIONS, 2015, 9 (07): : 267 - 273
  • [13] SSTL Based Green Image ALU Design on different FPGA
    Das, Teerath
    Pandey, Bishwajeet
    Rahman, Md Atiqur
    Kumar, Tanesh
    2013 INTERNATIONAL CONFERENCE ON GREEN COMPUTING, COMMUNICATION AND CONSERVATION OF ENERGY (ICGCE), 2013, : 146 - 150
  • [14] Simulation of CMOS IO Standard Based Energy Efficient Gurmukhi Unicode Reader on FPGA
    Pandey, Bishwajeet
    Singh, Gurpreet
    2014 6TH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMMUNICATION NETWORKS, 2014, : 917 - 920
  • [15] Simulation of HSTL IO Standard Based Energy Efficient Punjabi Unicode Reader on FPGA
    Pandey, Bishwajeet
    Singh, Gurpreet
    Parhyar, Rashid Siddique
    Farooq, Umar
    Kumar, Tanesh
    2014 INTERNATIONAL CONFERENCE ON OPEN SOURCE SYSTEMS AND TECHNOLOGIES (ICOSST), 2014, : 62 - 64
  • [16] SSTL I/O Standard Based Green Communication Using Fibonacci Generator Design on Ultra Scale FPGA
    Nagah, Sumita
    Kaur, Ravinder
    Pandey, Bishwajeet
    Hussain, D. M. Akbar
    Kumar, Tanesh
    Chowdhry, B. S.
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1519 - 1523
  • [17] HSTL IO standard based energy efficient multiplier design using Nikhilam navatashcaramam dashatah on 28nm FPGA
    Madhok, Shivani
    Pandey, Bishwajeet
    Kaur, Amanpreet
    Minver, Mohamed Hashim
    Akbar Hussain, D.M.
    International Journal of Control and Automation, 2015, 8 (08): : 35 - 44
  • [18] Energy Efficient IO stack Design for Wearable Device
    Kim, Junghoon
    Kim, Sundoo
    Yun, Juseong
    Won, Youjip
    SAC '19: PROCEEDINGS OF THE 34TH ACM/SIGAPP SYMPOSIUM ON APPLIED COMPUTING, 2019, : 2152 - 2159
  • [19] GTL IO Standards Based WLAN Specific Low Power ALU Design on FPGA
    Verma, Shaina
    Gaba, Divya
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1484 - 1489
  • [20] SSTL I/O based current optimized thermal energy efficient ROM design on 28nm FPGA
    2016, Science and Engineering Research Support Society (09):