SSTL IO Standard Based Power Efficient Data Processing Device Design on FPGA

被引:0
|
作者
Garg, Diya [1 ]
Sohal, Harsh [1 ]
Ahuja, Sachin [1 ]
机构
[1] Chitkara Univ, Chandigarh, India
关键词
Data Processing Device; FPGA; I/O standards; power Efficiency; Data Center; Processor; SSTL;
D O I
暂无
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
In this paper, we have designed a power efficient data center using SSTL I/O standards. We have compared the performance of our data processing device through different processors. To increase the performance, Stub-Series Terminated Logic I/O standards are used. 17 distinct functions were performed on DPD that calculated the capability of four distinct processors. At operating frequency of 1.9 GHz of AMD x2150, a significant reduction of clock power, logic power and signal power is observed as 84.47%, 45% and 41.02% respectively. Minimization in DSP power, IO power is 44.4% & 18% respectively when we apply AMD x2150 at 1.9GHz in preference to Intel Xeon E7-8893, operating at 3.4 GHz. By doing the analysis, the best results are obtained while using AMD x2150 at 1.9GHz. This paper provides a novel FPGA based design for power efficient data processing device.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] Simulation of SSTL IO Standard Based Power Optimized Parallel Integrator Design on FPGA
    Das, T.
    Pandey, B.
    Kumar, T.
    Kumar, Parkash
    Kumar, Love
    2014 INTERNATIONAL CONFERENCE ON ROBOTICS AND EMERGING ALLIED TECHNOLOGIES IN ENGINEERING (ICREATE), 2014, : 1 - 5
  • [2] SSTL IO standard based energy efficient digital clock design on 28nm FPGA
    Madhok, Shivani
    Singh, Navdeep
    Fazili, Furqan
    Nagah, Sumita
    Kaur, Ravinder
    Dabas, Sweety
    International Journal of Control and Automation, 2015, 8 (06): : 35 - 42
  • [3] Simulation of Voltage Based Efficient Fire Sensor on FPGA Using SSTL IO Standards
    Kumar, T.
    Pandey, B.
    Das, T.
    Sweety
    Kumar, Parkash
    2014 INTERNATIONAL CONFERENCE ON ROBOTICS AND EMERGING ALLIED TECHNOLOGIES IN ENGINEERING (ICREATE), 2014, : 21 - 24
  • [4] SSTL I/O Standard Based Environment Friendly Energy Efficient ROM Design on FPGA
    Bansal, Meenakshi
    Bansal, Neha
    Saini, Rishita
    Pandey, Bishwajeet
    Kalra, Lakshay
    Hussain, D. M. Akbar
    3RD INTERNATIONAL SYMPOSIUM ON ENVIRONMENTAL FRIENDLY ENERGIES AND APPLICATIONS (EFEA 2014), 2014,
  • [5] IO Standard Based Low Power Memory Design and Implementation on FPGA
    Kaur, Ravinder
    Kumar, Jagdish
    Nagah, Sumita
    Pandey, Bishwajeet
    Goswami, Kavita
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1501 - 1505
  • [6] SSTL Based Thermal and Power Efficient RAM Design on 28nm FPGA for Spacecraft
    Kalia, Kartik
    Pandey, Bishwajeet
    Hussain, D. M. A.
    2016 INTERNATIONAL CONFERENCE ON SMART GRID AND CLEAN ENERGY TECHNOLOGIES (ICSGCE), 2016, : 313 - 317
  • [7] FPGA Based Energy Efficient ECG Machine Design Using Different IO Standard
    Kumar, T.
    Memon, A. K.
    Musavi, S. H. A.
    Khan, F.
    Kumar, Rakesh
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1541 - 1545
  • [8] IO Standard Based Energy Efficient ALU Design and Implementation on 28nm FPGA
    Pandey, Bishwajeet
    Yadav, Jyotsana
    Pattanaik, Manisha
    2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [9] HSTL IO standard based energy efficient FIR filter design on 28nm FPGA
    Madhok, Shivani
    Singh, Navdeep
    Kaur, Jasleen
    Nanda, Khyati
    Dabas, Sweety
    Dhankar, Minal
    International Journal of Control and Automation, 2015, 8 (07): : 47 - 54
  • [10] Mobile DDR IO Standard Based High Performance Energy Efficient Portable ALU Design on FPGA
    Kumar, Tanesh
    Pandey, Bishwajeet
    Das, Teerath
    Chowdhry, B. S.
    WIRELESS PERSONAL COMMUNICATIONS, 2014, 76 (03) : 569 - 578