IO Standard Based Low Power Memory Design and Implementation on FPGA

被引:0
|
作者
Kaur, Ravinder [1 ]
Kumar, Jagdish [2 ]
Nagah, Sumita [3 ]
Pandey, Bishwajeet [3 ]
Goswami, Kavita [3 ]
机构
[1] Panjab Univ, UIET, Dept CSE, Chandigarh, India
[2] Indian Inst Informat Technol, Natl Knowledge Network Lab, Gwalior, India
[3] Gyanc Res Lab, New Delhi, India
来源
2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM) | 2015年
关键词
FPGA; HSTL; IO Standard; LVCMOS; LVDCI Low Power; Output Drive Voltage; RAM; SSTL;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this work of low power memory design on FPGA, we are using the most energy efficient I/O standard among LVCMOS, HSLVDCI, HSTL, LVDCI_DV2 and SSTL. I/O standard is used to match impedance of transmission line, impedance of port and impedance of memory for avoidance of transmission line reflection. In naming convention of I/O Standard, LV is Low Voltage, HS is High Speed, DV2 is Half Impedance, CMOS is Complementary Metal Oxide Semiconductor, DCI is Digitally Control Impedance and SSTL is Stub Series Transistor Logic. We are saving 94.28%, 94.26%, 32% power with LVCMOS in place of SSTL, HSTL, and HSLVDCI respectively. We are also saving 95.29%, 95.27%, 44%, 17.65% power using LVDCI_DV2 in comparison to SSTL, HSTL, HSLVDCI and LVCMOS respectively. Xilinx Planahead 13.4 and Xilinx Power 13.4 is used as simulator in order to synthesize, simulate, and implement low power RAM-UART memory interface design on this FPGA. XPower analyzer is used for power analysis.
引用
收藏
页码:1501 / 1505
页数:5
相关论文
共 50 条
  • [1] Simulation of SSTL IO Standard Based Power Optimized Parallel Integrator Design on FPGA
    Das, T.
    Pandey, B.
    Kumar, T.
    Kumar, Parkash
    Kumar, Love
    2014 INTERNATIONAL CONFERENCE ON ROBOTICS AND EMERGING ALLIED TECHNOLOGIES IN ENGINEERING (ICREATE), 2014, : 1 - 5
  • [2] SSTL IO Standard Based Power Efficient Data Processing Device Design on FPGA
    Garg, Diya
    Sohal, Harsh
    Ahuja, Sachin
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [3] IO Standard Based Energy Efficient ALU Design and Implementation on 28nm FPGA
    Pandey, Bishwajeet
    Yadav, Jyotsana
    Pattanaik, Manisha
    2013 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2013,
  • [4] GTL IO Standards Based WLAN Specific Low Power ALU Design on FPGA
    Verma, Shaina
    Gaba, Divya
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1484 - 1489
  • [5] Design and Implementation of FPGA Based Low Power Digital PID Controllers
    Sreenivasappa, B., V
    Udaykumar, R. Y.
    2009 INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS, 2009, : 568 - 573
  • [6] Novel Method for Design and Implementation of Low Power FPGA based RFID System
    Neelappa
    Kurahatti, N. G.
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
  • [7] FPGA Based Energy Efficient ECG Machine Design Using Different IO Standard
    Kumar, T.
    Memon, A. K.
    Musavi, S. H. A.
    Khan, F.
    Kumar, Rakesh
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1541 - 1545
  • [8] FPGA based Implementation of Low power CORDIC architecture
    Inguva, Sharath Chandra
    Seventline, J. B.
    PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON INTELLIGENT SUSTAINABLE SYSTEMS (ICISS 2019), 2019, : 389 - 395
  • [9] FPGA Implementation of Memory Design and Testing
    Kumari, K. L. V. Ramana
    Rani, M. Asha
    Balaji, N.
    2017 7TH IEEE INTERNATIONAL ADVANCE COMPUTING CONFERENCE (IACC), 2017, : 552 - 555
  • [10] LVCMOS I/O Standard Based Environment Friendly Low Power ROM Design on FPGA
    Kalra, Lakshay
    Bansal, Neha
    Saini, Rishita
    Bansal, Meenakshi
    Pandey, Bishwajeet
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1824 - 1829