A Low-Power VLSI architecture for Intra and Inter prediction in H.264

被引:0
|
作者
Koziri, Maria G. [1 ]
Stamoulis, George I. [1 ]
Katsvounidis, Ioannis X.
机构
[1] Univ Thessaloniki, Dept Comp & Commun Engn, Glavani 37, GR-38221 Bolos, Greece
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The H.264 video coding standard can achieve considerably higher coding efficiency than previous standards. The keys to this high code efficiency are mainly the two prediction modes (Intra & Inter) provided by the standard. Unfortunately these come at a cost in considerable increased complexity at the encoder. Therefore it is of high importance to design architectures that minimize the cost of the prediction modes. One computational element that is met in both, Inter and Intra Prediction modes, is that of the Sum of Absolute Differences (SAD). In this paper we present a new algorithm that can replace SAD in the two main Prediction Modes, and which can provide a more efficient hardware implementation.
引用
收藏
页码:109 / +
页数:2
相关论文
共 50 条
  • [31] Computation and power reduction techniques for H.264 intra prediction
    Adibelli, Yusuf
    Parlak, Mustafa
    Hamzaoglu, Ilker
    MICROPROCESSORS AND MICROSYSTEMS, 2012, 36 (03) : 205 - 214
  • [32] A New Architecture for High Performance Intra Prediction in H.264 Decoder
    He, Xun
    Zhou, Dajiang
    Zhou, Jinjia
    Goto, Satoshi
    2009 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS 2009), 2009, : 41 - +
  • [33] High profile intra prediction architecture for UHD H.264 Decoder
    He X.
    Zhou D.
    Zhou J.
    Goto S.
    IPSJ Transactions on System LSI Design Methodology, 2010, 3 : 303 - 313
  • [34] An efficient intra prediction hardware architecture for H.264 video decoding
    Sahin, Esra
    Hamzaoglu, Ilker
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 448 - 451
  • [35] A Low Complexity Algorithm for H.264/AVC Intra Prediction
    Li, Haitao
    Li, Jianjun
    Shokouh, G. S.
    Samet, Refik
    2013 INTERNATIONAL CONFERENCE ON CYBERWORLDS (CW), 2013, : 77 - 81
  • [36] A New VLSI Architecture Implementation for H.264 Decoder
    Zhang, Chi
    Liu, Bu-ming
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II, 2009, : 1057 - 1058
  • [37] VLSI architecture & implementation of H.264 integer transform
    Raja, G
    Khan, S
    Mirza, MJ
    17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 218 - 223
  • [38] H.264/AVC Hardware Encoders and Low-Power Features
    Nguyen, Ngoc-Mai
    Beigne, Edith
    Lesecq, Suzanne
    Duy-Hieu Bui
    Nam-Khanh Dang
    Xuan-Tu Tran
    2014 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS), 2014, : 77 - 80
  • [39] Low-power H.264 video decoder with graceful degradation
    Bourge, A
    Jung, J
    VISUAL COMMUNICATIONS AND IMAGE PROCESSING 2004, PTS 1 AND 2, 2004, 5308 : 372 - 383
  • [40] A novel low-power motion estimation design for H.264
    Koziri, Maria G.
    Dadaliaris, Adonios N.
    Stamoulis, Georgios I.
    Katsavounidis, Ioannis X.
    2007 IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES, AND PROCESSORS, 2007, : 247 - +