A New Architecture for High Performance Intra Prediction in H.264 Decoder

被引:0
|
作者
He, Xun [1 ]
Zhou, Dajiang [1 ]
Zhou, Jinjia [1 ]
Goto, Satoshi [1 ]
机构
[1] Waseda Univ, Grad Sch IPS, Tokyo, Japan
基金
日本科学技术振兴机构;
关键词
D O I
10.1109/ISPACS.2009.5383905
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new architecture for high performance intra prediction in H.264/AVC video coding standard. Our goal is to design an Intra prediction engine for 4Kx2K@60fps Ultra High Definition (UHD) Decoder. The proposed architecture can provide very stable throughput, which can process any H.264 intra prediction modes within 66 cycles. Compared with previous design, this feature can guarantee the whole decoding pipeline to work efficiently. The intra prediction engine is divided into two parallel pipelines, one is used for block prediction loops and the other is used to prepare data for MB loops. The proposed architecture can overlap data preparing time with prediction time, which can finish data loading and storing within 2 cycles pipeline stalls. We apply the combined module approach to achieve high throughput and low area cost for ultra high-definition video, which is based on a novel organization of the intra prediction equations. The proposed architecture is verified to work at 84 MHz in a Xilinx V4 FPGA. It costs about 28.7K Gates by using TSMC 90nm and satisfies requirement of our UHD Decoder.
引用
收藏
页码:41 / +
页数:2
相关论文
共 50 条
  • [1] High profile intra prediction architecture for UHD H.264 Decoder
    He X.
    Zhou D.
    Zhou J.
    Goto S.
    IPSJ Transactions on System LSI Design Methodology, 2010, 3 : 303 - 313
  • [2] An Optimized Hardware Architecture for Intra Prediction in H.264 Decoder
    Wang, Qi
    Li, Quanquan
    Chen, Shi
    Zhang, Tiejun
    Hou, Chaohuan
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [3] High Profile Intra Prediction Architecture for H.264
    He, Xun
    Zhou, Dajiang
    Zhou, Jinjia
    Goto, Satoshi
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 57 - +
  • [4] Design of High-Performance Intra Prediction Circuit for H.264 Video Decoder
    Yoo, Jihye
    Lee, Seonyoung
    Cho, Kyeongsoon
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2009, 9 (04) : 187 - 191
  • [5] A high performance parallel architecture of H.264 intra prediction for motion estimation
    Dang, Philip
    REAL-TIME IMAGE PROCESSING 2008, 2008, 6811
  • [6] H.264 intra prediction architecture optimization
    Wang, Shao-Bo
    Zhang, Xiao-Lin
    Yao, Yuan
    Wang, Zhe
    2007 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-5, 2007, : 1571 - +
  • [7] High performance VLSI architecture design for H.264 CAVLC decoder
    Alle, Mythri
    Biswas, J.
    Nandy, S. K.
    IEEE 17TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 2006, : 317 - +
  • [8] A High Performance Parallel Transform and Quantization Architecture for H.264 Decoder
    Hu, Xia-rong
    Liu, Bu-ming
    Zhang, Chi
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II: COMMUNICATIONS, NETWORKS AND SIGNAL PROCESSING, VOL I/ELECTRONIC DEVICES, CIRUITS AND SYSTEMS, VOL II, 2009, : 1059 - 1060
  • [9] High performance hardware architecture of intra-prediction for H.264/AVC high profile
    Gu, Meihua
    Zhu, Lei
    Journal of Computational Information Systems, 2013, 9 (15): : 6227 - 6233
  • [10] A New VLSI Architecture Implementation for H.264 Decoder
    Zhang, Chi
    Liu, Bu-ming
    2009 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLUMES I & II, 2009, : 1057 - 1058