A New Architecture for High Performance Intra Prediction in H.264 Decoder

被引:0
|
作者
He, Xun [1 ]
Zhou, Dajiang [1 ]
Zhou, Jinjia [1 ]
Goto, Satoshi [1 ]
机构
[1] Waseda Univ, Grad Sch IPS, Tokyo, Japan
基金
日本科学技术振兴机构;
关键词
D O I
10.1109/ISPACS.2009.5383905
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new architecture for high performance intra prediction in H.264/AVC video coding standard. Our goal is to design an Intra prediction engine for 4Kx2K@60fps Ultra High Definition (UHD) Decoder. The proposed architecture can provide very stable throughput, which can process any H.264 intra prediction modes within 66 cycles. Compared with previous design, this feature can guarantee the whole decoding pipeline to work efficiently. The intra prediction engine is divided into two parallel pipelines, one is used for block prediction loops and the other is used to prepare data for MB loops. The proposed architecture can overlap data preparing time with prediction time, which can finish data loading and storing within 2 cycles pipeline stalls. We apply the combined module approach to achieve high throughput and low area cost for ultra high-definition video, which is based on a novel organization of the intra prediction equations. The proposed architecture is verified to work at 84 MHz in a Xilinx V4 FPGA. It costs about 28.7K Gates by using TSMC 90nm and satisfies requirement of our UHD Decoder.
引用
收藏
页码:41 / +
页数:2
相关论文
共 50 条
  • [31] Bandwidth Optimized and High Performance Interpolation Architecture in Motion Compensation for H.264/AVC HDTV Decoder
    Yu Li
    Yun He
    Journal of Signal Processing Systems, 2008, 52 : 111 - 126
  • [32] High performance synchronous DRAMs controller in H.264 HDTV decoder
    Zhu, JH
    Hou, LG
    Wu, WC
    Wang, RG
    Huang, C
    Li, JT
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1621 - 1624
  • [33] Bandwidth optimized and high performance interpolation architecture in motion compensation for H.264/AVC HDTV decoder
    Li, Yu
    He, Yun
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 52 (02): : 111 - 126
  • [34] A high-performance 2-d inverse transform architecture for the H.264/AVC decoder
    Woong Hwangbo
    Kim, Jaemoon
    Kyung, Chong-Min
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 1613 - 1616
  • [35] A Low-Power VLSI architecture for Intra and Inter prediction in H.264
    Koziri, Maria G.
    Stamoulis, George I.
    Katsvounidis, Ioannis X.
    PRIME 2006: 2ND CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONIC AND ELECTRONICS, PROCEEDINGS, 2006, : 109 - +
  • [36] The enhanced intra prediction algorithm for H.264
    Huang Hui
    Cao Tie-Yong
    Zhang Xiong-Wei
    CISP 2008: FIRST INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOL 2, PROCEEDINGS, 2008, : 161 - 165
  • [37] Novel intra prediction algorithm in H.264
    Xiao, Xuqing
    Hu, Ruimin
    Ruan, Ruolin
    Huang, Wei
    Zhu, Li
    DCABES 2007 Proceedings, Vols I and II, 2007, : 1059 - 1061
  • [38] A Fast Intra Prediction Algorithm for H.264
    Ren, Zhikao
    Ye, Chen
    Liu, Min
    Liu, Minghua
    PROCEEDINGS OF THE FIRST INTERNATIONAL WORKSHOP ON EDUCATION TECHNOLOGY AND COMPUTER SCIENCE, VOL II, 2009, : 772 - +
  • [39] A Fast Intra Prediction Algorithm for H.264
    Zhang Jiang-xin
    Feng Ming
    PROCEEDINGS OF THE 2009 2ND INTERNATIONAL CONGRESS ON IMAGE AND SIGNAL PROCESSING, VOLS 1-9, 2009, : 3490 - 3493
  • [40] A Survey on Intra Prediction in H.264 Encoder
    Bernatin, T.
    John, Sherin
    Sandhya, P.
    RESEARCH JOURNAL OF PHARMACEUTICAL BIOLOGICAL AND CHEMICAL SCIENCES, 2016, 7 (04): : 3022 - 3028