A New Architecture for High Performance Intra Prediction in H.264 Decoder

被引:0
|
作者
He, Xun [1 ]
Zhou, Dajiang [1 ]
Zhou, Jinjia [1 ]
Goto, Satoshi [1 ]
机构
[1] Waseda Univ, Grad Sch IPS, Tokyo, Japan
基金
日本科学技术振兴机构;
关键词
D O I
10.1109/ISPACS.2009.5383905
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a new architecture for high performance intra prediction in H.264/AVC video coding standard. Our goal is to design an Intra prediction engine for 4Kx2K@60fps Ultra High Definition (UHD) Decoder. The proposed architecture can provide very stable throughput, which can process any H.264 intra prediction modes within 66 cycles. Compared with previous design, this feature can guarantee the whole decoding pipeline to work efficiently. The intra prediction engine is divided into two parallel pipelines, one is used for block prediction loops and the other is used to prepare data for MB loops. The proposed architecture can overlap data preparing time with prediction time, which can finish data loading and storing within 2 cycles pipeline stalls. We apply the combined module approach to achieve high throughput and low area cost for ultra high-definition video, which is based on a novel organization of the intra prediction equations. The proposed architecture is verified to work at 84 MHz in a Xilinx V4 FPGA. It costs about 28.7K Gates by using TSMC 90nm and satisfies requirement of our UHD Decoder.
引用
收藏
页码:41 / +
页数:2
相关论文
共 50 条
  • [21] A low-power VLSI architecture for intra prediction in H.264
    Stamoulis, G
    Koziri, M
    Katsavounidis, I
    Bellas, N
    ADVANCES IN INFORMATICS, PROCEEDINGS, 2005, 3746 : 633 - 640
  • [22] A Low Power Architecture for H.264 Encoder in Intra Prediction Mode
    Senthilkumar, G.
    Hariprasath, S.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [23] Architecture of an HDTV intraframe predictor for a H.264 decoder
    Staehler, Wagston Tassoni
    Berriel, Eduardo Agostini
    Susin, Altarniro Amadeu
    Bampi, Sergio
    IFIP VLSI-SOC 2006: IFIP WG 10.5 INTERNATIONAL CONFERENCE ON VERY LARGE SCALE INTEGRATION & SYSTEM-ON-CHIP, 2006, : 228 - +
  • [24] An efficient intra prediction hardware architecture for H.264 video decoding
    Sahin, Esra
    Hamzaoglu, Ilker
    DSD 2007: 10TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2007, : 448 - 451
  • [25] A reconfigurable design on intra prediction decoder engine for H.264/AVC decoding chipset
    Liu, Xiaoyang
    Feng, Feng
    Energy Education Science and Technology Part A: Energy Science and Research, 2014, 32 (06): : 6939 - 6954
  • [26] A New Intra Prediction Mode Decision Algorithm in H.264
    Yuan, Jiwei
    Guo, Hui
    2008 7TH WORLD CONGRESS ON INTELLIGENT CONTROL AND AUTOMATION, VOLS 1-23, 2008, : 5035 - 5039
  • [27] High speed intra prediction scheme for H.264/AVC
    Lee, Wonjae
    Jung, Yunho
    Lee, Seongjoo
    Kim, Jaeseok
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2007, 53 (04) : 1577 - 1582
  • [28] High-Parallel Architecture for H.264/AVC Intra Prediction Implemented via VLSI
    Guo, Jiefeng
    Yang, Zhixin
    Zheng, Jianwei
    Li, Xiaochao
    Guo, Donghui
    2013 IEEE INTERNATIONAL CONFERENCE ON ANTI-COUNTERFEITING, SECURITY AND IDENTIFICATION (ASID), 2013,
  • [29] High-Performance Inverse Transform Circuit Based on Butterfly Architecture for H.264 High Profile Decoder
    Chang, Hoyoung
    Cho, Kyeongsoon
    PROCEEDINGS OF THE 2010 IEEE ASIA PACIFIC CONFERENCE ON CIRCUIT AND SYSTEM (APCCAS), 2010, : 394 - 397
  • [30] Design of high-speed CAVLC decoder architecture for H.264/AVC
    Oh, Myungseok
    Lee, Wonjae
    Jung, Yunho
    Kim, Jaeseok
    ETRI JOURNAL, 2008, 30 (01) : 167 - 169