Replacement Metal Gate/High-k Last Technology for Aggressively Scaled Planar and FinFET-based Devices

被引:10
|
作者
Veloso, A. [1 ]
Lee, J. W. [1 ]
Simoen, E. [1 ]
Ragnarsson, L. -A. [1 ]
Arimura, H. [1 ]
Cho, M. J. [1 ]
Boccardi, G. [1 ]
Thean, A. [1 ]
Horiguchi, N. [1 ]
机构
[1] IMEC, B-3001 Leuven, Belgium
关键词
LOW-FREQUENCY NOISE; CHARACTERISTIC VARIABILITY; GATE; CMOS; BEHAVIOR; SILICON;
D O I
10.1149/06102.0225ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
This work reports on aggressively scaled replacement metal gate, high-k last (RMG-HKL) planar and FinFET-based devices using a novel effective work function (EWF) engineering approach which relies on controlled diffusion mechanisms in the gate stack and enables wide V-T modulation [>500 mV Delta V-T in narrow-fin (W-Fin >= 5 nm), triple-gate FinFETs], with no EOT nor J(G) penalty, improved mobility and reliability, excellent mismatch performance, up to similar to 6.3x reduced noise, and minimized parasitic gate resistance. Additionally, we present a thorough evaluation of the impact of post high-k deposition thermal (PDA) and plasma (SF6) treatments for planar vs. FinFET devices with different Si crystal orientations, providing a deeper insight into underlying degradation mechanisms. SF6 enables improved mobility and reduced interface trapped charge density (N-it), helping to mitigate the impact of fin patterning and fin sidewall crystal orientations, while allowing a simplified dual-EWF metal CMOS scheme suitable for both device architectures. PDA results in substantially improved reliability behavior due to bulk defects reduction.
引用
收藏
页码:225 / 235
页数:11
相关论文
共 50 条
  • [41] High-K Metal-Gate Nanowire Junctionless FinFET with Nickel Silicide by Microwave Annealing
    Tsai, Wan-Ting
    Lin, Yu-Hsien
    SILICON COMPATIBLE MATERIALS, PROCESSES, AND TECHNOLOGIES FOR ADVANCED INTEGRATED CIRCUITS AND EMERGING APPLICATIONS 6, 2016, 72 (04): : 239 - 242
  • [42] Integration issues of high-k and metal gate into conventional CMOS technology
    Song, SC
    Zhang, Z
    Huffman, C
    Bae, SH
    Sim, JH
    Kirsch, P
    Majhi, P
    Moumen, N
    Lee, BH
    THIN SOLID FILMS, 2006, 504 (1-2) : 170 - 173
  • [43] Frequency Dependence of NBTI in High-k/Metal-gate Technology
    Hsieh, M. -H.
    Maji, D.
    Huang, Y. -C.
    Yew, T. -Y.
    Wang, W.
    Lee, Y. -H.
    Shih, J. R.
    Wu, K.
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [44] Gate-first high-k/metal gate stack for advanced CMOS technology
    Nara, Y.
    Mise, N.
    Kadoshima, M.
    Morooka, T.
    Kamiyama, S.
    Matsuki, T.
    Sato, M.
    Ono, T.
    Aoyama, T.
    Eimori, T.
    Ohji, Y.
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1241 - 1243
  • [45] Study of SiGe selective epitaxial process integration with high-k and metal gate for 16/14 nm nodes FinFET technology
    Wang, Guilei
    Qin, Changliang
    Yin, Huaxiang
    Luo, Jun
    Duan, Ningyuan
    Yang, Ping
    Gao, Xingyu
    Yang, Tao
    Li, Junfeng
    Yan, Jiang
    Zhu, Huilong
    Wang, Wenwu
    Chen, Dapeng
    Ye, Tianchun
    Zhao, Chao
    Radamson, Henry H.
    MICROELECTRONIC ENGINEERING, 2016, 163 : 49 - 54
  • [46] High-k metal gate characterization using picosecond ultrasonic technology
    Dai, J.
    Mukundhan, P.
    Chen, J.
    Tan, J.
    Hsieh, D. B.
    Tsai, T. C.
    SOLID STATE TECHNOLOGY, 2011, 54 (03) : 14 - 17
  • [47] Reliability Aging and Modeling of Chip-Package Interaction on Logic Technologies Featuring High-k Metal Gate Planar and FinFET Transistors
    Lee, Jen-Hao
    Chen, Eliot S. H.
    Lee, Yung-Huei
    Lin, Chun-Hung
    Wu, Chun-Yu
    Hsieh, Ming-Han
    Huang, Kevin
    Wang, Jhong-Sheng
    Tsai, Yung-Sheng
    Lu, Ryan
    Shih, Jiaw-Ren
    2015 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP (IIRW), 2015, : 63 - 67
  • [48] Performance Enhancement of FinFET Devices with Gate-Stack (GS) High-K Dielectrics for Nanoscale Applications
    Narendar, Vadthiya
    SILICON, 2018, 10 (06) : 2419 - 2429
  • [49] Performance Enhancement of FinFET Devices with Gate-Stack (GS) High-K Dielectrics for Nanoscale Applications
    Vadthiya Narendar
    Silicon, 2018, 10 : 2419 - 2429
  • [50] High-Performance High-K/Metal Planar Self-Aligned Gate-All-Around CMOS Devices
    Pouydebasque, Arnaud
    Denorme, Stephane
    Loubet, Nicolas
    Wacquez, Romain
    Bustos, Jessy
    Leverd, Francois
    Deloffre, Emilie
    Barnola, Sebastien
    Dutartre, Didier
    Coronel, Philippe
    Skotnicki, Thomas
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2008, 7 (05) : 551 - 557