Replacement Metal Gate/High-k Last Technology for Aggressively Scaled Planar and FinFET-based Devices

被引:10
|
作者
Veloso, A. [1 ]
Lee, J. W. [1 ]
Simoen, E. [1 ]
Ragnarsson, L. -A. [1 ]
Arimura, H. [1 ]
Cho, M. J. [1 ]
Boccardi, G. [1 ]
Thean, A. [1 ]
Horiguchi, N. [1 ]
机构
[1] IMEC, B-3001 Leuven, Belgium
关键词
LOW-FREQUENCY NOISE; CHARACTERISTIC VARIABILITY; GATE; CMOS; BEHAVIOR; SILICON;
D O I
10.1149/06102.0225ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
This work reports on aggressively scaled replacement metal gate, high-k last (RMG-HKL) planar and FinFET-based devices using a novel effective work function (EWF) engineering approach which relies on controlled diffusion mechanisms in the gate stack and enables wide V-T modulation [>500 mV Delta V-T in narrow-fin (W-Fin >= 5 nm), triple-gate FinFETs], with no EOT nor J(G) penalty, improved mobility and reliability, excellent mismatch performance, up to similar to 6.3x reduced noise, and minimized parasitic gate resistance. Additionally, we present a thorough evaluation of the impact of post high-k deposition thermal (PDA) and plasma (SF6) treatments for planar vs. FinFET devices with different Si crystal orientations, providing a deeper insight into underlying degradation mechanisms. SF6 enables improved mobility and reduced interface trapped charge density (N-it), helping to mitigate the impact of fin patterning and fin sidewall crystal orientations, while allowing a simplified dual-EWF metal CMOS scheme suitable for both device architectures. PDA results in substantially improved reliability behavior due to bulk defects reduction.
引用
收藏
页码:225 / 235
页数:11
相关论文
共 50 条
  • [21] Damascene Metal Gate Technology for Damage-free Gate-Last High-k Process Integration
    Endres, Ralf
    Krauss, Tillmann
    Wessely, Frank
    Schwalke, Udo
    2009 3RD INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS (SCS 2009), 2009, : 43 - 45
  • [22] Improved high-temperature etch processing of high-k metal gate stacks in scaled TANOS memory devices
    Paul, J.
    Beyer, V.
    Czernohorsky, M.
    Beug, M. F.
    Biedermann, K.
    Mildner, M.
    Michalowski, P.
    Schuetze, E.
    Melde, T.
    Wege, S.
    Knoefler, R.
    Mikolajick, T.
    MICROELECTRONIC ENGINEERING, 2010, 87 (5-8) : 1629 - 1633
  • [23] Integrating high-k/metal gates: gate-first or gate-last?
    Hoffmann, Thomas Y.
    SOLID STATE TECHNOLOGY, 2010, 53 (03) : 20 - +
  • [24] High performance FDSOI CMOS technology with metal gate and high-k
    Doris, B. (dorisb@us.ibm.com), 2005, (Institute of Electrical and Electronics Engineers Inc.):
  • [25] Process Technology - High-k Metal-Gate integration
    Texas Instruments
    Tech. Dig. Int. Electron Meet. IEDM, 2008,
  • [26] High performance FDSOI CMOS technology with metal gate and high-k
    Doris, B
    Kim, YH
    Linder, BP
    Steen, M
    Narayanan, V
    Boyd, D
    Rubino, J
    Chang, L
    Sleight, J
    Topol, A
    Sikorski, E
    Shi, L
    Wong, K
    Babich, K
    Zhang, Y
    Kirsch, P
    Newbury, J
    Walker, GF
    Carruthers, R
    D'Emic, C
    Kozlowski, P
    Jammy, R
    Guarini, KW
    Leong, M
    2005 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2005, : 214 - 215
  • [27] Atom probe analysis of a 3D finFET with high-k metal gate
    Gilbert, M.
    Vandervorst, W.
    Koelling, S.
    Kambham, A. K.
    ULTRAMICROSCOPY, 2011, 111 (06) : 530 - 534
  • [28] Impact of Strain on the Performance of high-k/metal replacement gate MOSFETs
    Wang, Xingsheng
    Roy, Scott
    Asenov, Asen
    ULIS 2009: 10TH INTERNATIONAL CONFERENCE ON ULTIMATE INTEGRATION OF SILICON, 2009, : 289 - 292
  • [29] Study of Reliability Physics on High-k/Metal Gate and Power devices
    Niwa, M.
    PROCEEDINGS OF THE 22ND INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA 2015), 2015, : 484 - 487
  • [30] Modeling and Characterization of Gate Leakage in High-K Metal Gate Technology-Based Embedded DRAM
    Bajaj, Mohit
    Pandey, Rajan K.
    De, Sandip
    Sathaye, Ninad D.
    Jayaraman, Balaji
    Krishnan, Rishikesh
    Goyal, Puneet
    Furkay, Stephen S.
    Nowak, Edward J.
    Iyer, Subramanian S.
    Murali, Kota V. R. M.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (12) : 4152 - 4158