共 50 条
- [22] A high speed self-biased CMOS amplifier IP core [J]. PROCEEDINGS OF 2005 IEEE INTERNATIONAL WORKSHOP ON VLSI DESIGN AND VIDEO TECHNOLOGY, 2005, : 6 - 9
- [23] A Two-Differential-Input/Differential-Output Fully Complementary Self-Biased Open-Loop Analog Voltage Comparator in 40 nm LP CMOS [J]. 2014 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS PROCEEDINGS - MIEL 2014, 2014, : 355 - 358
- [24] An improved CMOS bandgap reference with self-biased cascoded current mirrors [J]. EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 945 - 948
- [26] Differential OPAMP with inherent connnon-mode control and self-biased cascodes in 120mn CMOS [J]. 2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 17 - +
- [28] A self-biased and FPN-compensated digital APS for hybrid CMOS imagers [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2850 - 2853
- [29] Self-Biased and Tail Current Switching LC-VCO in CMOS Technology [J]. 2019 IEEE 5TH CONFERENCE ON KNOWLEDGE BASED ENGINEERING AND INNOVATION (KBEI 2019), 2019, : 349 - 351
- [30] A self-biased high performance folded cascode CMOS op-amp [J]. TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 429 - 434