Formulae for performance optimization and their applications to interconnect-driven floorplanning

被引:0
|
作者
Chang, NCY [1 ]
Chang, TW [1 ]
Jiang, IHR [1 ]
机构
[1] Global Unichip Corp, Hsinchu 300, Taiwan
关键词
D O I
10.1109/ISQED.2002.996798
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the process technology advances into the deep submicron era, interconnect plays a dominant role in determining circuit performance. Buffer insertion/sizing and wire sizing are the most effective and popular techniques to reduce interconnect delay and are traditionally applied to post-layout optimization. As the SIA technology roadmap predicts, however the number of interconnections among different blocks and that of buffers inserted in a chip for performance optimization will grow dramatically 117, 181, It is obviously infeasible to insert/size hundreds of thousands buffers or wires during the post-layout stage when most routing regions are occupied. Therefore, it is critical to incorporate buffer-block and wire-size planning into floorplanning to ensure timing closure and design convergence. In this paper we first derive continuous buffer insertion/sizing and wire sizing formulae for performance, optimization under a more accurate wire model, and then apply the formulae to interconnect-driven floorplanning that considers not only the buffer-block planning addressed in [7], but also wire-size planning. Experimental results show that our approach achieves an average success rate of 93% of nets meeting timing constraints and consumes an average extra area of only 0.8% over the given floorplan, compared with the average success rate of 73% and extra area of 1.20% resulted from recent work in [7].
引用
收藏
页码:523 / 528
页数:6
相关论文
共 50 条
  • [41] Generalized interconnect delay time and crosstalk models: I. Applications of interconnect optimization design
    Lee, Trent Gwo-Yann
    Tseng, Tseung-Yuen
    Wong, Shyh-Chyi
    Yang, Cheng-Jer
    Liang, Mong Song
    Cheng, Huang-Chung
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 2001, 40 (12): : 6686 - 6693
  • [42] Fast interconnect and gate timing analysis for performance optimization
    Abbaspour, Soroush
    Pedram, Massoud
    Ajami, Amir
    Kashyap, Chandramouli
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (12) : 1383 - 1388
  • [43] Global interconnect optimization and impact of inductance on the overall performance
    Roy, Abinash
    Chowdhury, Masud H.
    WMSCI 2006: 10TH WORLD MULTI-CONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL III, PROCEEDINGS, 2006, : 180 - 184
  • [44] Optimization of interconnect geometry for high-performance microprocessors
    Rahmat, K
    Oh, SY
    HEWLETT-PACKARD JOURNAL, 1997, 48 (02): : 78 - 83
  • [45] Performance Driven VLSI Floorplanning with B*Tree Representation Using Differential Evolutionary Algorithm
    Rani, D. Gracia Nirmala
    Rajaram, S.
    TRENDS IN NETWORKS AND COMMUNICATIONS, 2011, 197 : 445 - 456
  • [46] Thermal-driven interconnect optimization by simultaneous gate and wire sizing
    Lin, Yi-Wei
    Chang, Yao-Wen
    2006 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2006, : 151 - +
  • [47] An interconnect allocation algorithm for performance-driven datapath synthesis
    Kim, YN
    Lee, HD
    Hwang, SY
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 1996, 6 (04) : 403 - 423
  • [48] Post-floorplanning Power Optimization for MSV-driven Application Specific NoC Design
    Wang, Kan
    Dong, Sheqin
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 994 - 997
  • [49] CORROSION PERFORMANCE OF FERRITIC STEEL FOR SOFC INTERCONNECT APPLICATIONS
    Ziomek-Moroz, M.
    Holcomb, G. R.
    Covino, B. S., Jr.
    Bullard, S. J.
    Jablonski, P. D.
    Alman, D. E.
    ADVANCES IN SOLID OXIDE FUEL CELLS II, 2007, 27 (04): : 201 - 209
  • [50] Interconnect characterization and design optimization for high speed digital applications
    Sarfaraz, A
    Yuan, C
    Liaw, HJ
    Yeh, GJ
    Kollipara, R
    ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING, 2000, : 177 - 180