Formulae for performance optimization and their applications to interconnect-driven floorplanning

被引:0
|
作者
Chang, NCY [1 ]
Chang, TW [1 ]
Jiang, IHR [1 ]
机构
[1] Global Unichip Corp, Hsinchu 300, Taiwan
关键词
D O I
10.1109/ISQED.2002.996798
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the process technology advances into the deep submicron era, interconnect plays a dominant role in determining circuit performance. Buffer insertion/sizing and wire sizing are the most effective and popular techniques to reduce interconnect delay and are traditionally applied to post-layout optimization. As the SIA technology roadmap predicts, however the number of interconnections among different blocks and that of buffers inserted in a chip for performance optimization will grow dramatically 117, 181, It is obviously infeasible to insert/size hundreds of thousands buffers or wires during the post-layout stage when most routing regions are occupied. Therefore, it is critical to incorporate buffer-block and wire-size planning into floorplanning to ensure timing closure and design convergence. In this paper we first derive continuous buffer insertion/sizing and wire sizing formulae for performance, optimization under a more accurate wire model, and then apply the formulae to interconnect-driven floorplanning that considers not only the buffer-block planning addressed in [7], but also wire-size planning. Experimental results show that our approach achieves an average success rate of 93% of nets meeting timing constraints and consumes an average extra area of only 0.8% over the given floorplan, compared with the average success rate of 73% and extra area of 1.20% resulted from recent work in [7].
引用
收藏
页码:523 / 528
页数:6
相关论文
共 50 条
  • [21] Performance and low power driven floorplanning
    Xu, Ning
    Jiang, Zhoughua
    Huang, Feng
    JOURNAL OF ALGORITHMS & COMPUTATIONAL TECHNOLOGY, 2007, 1 (02) : 161 - 169
  • [22] Routability-driven repeater block planning for interconnect-centric floorplanning
    Sarkar, P
    Koh, HK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (05) : 660 - 671
  • [23] Interconnect power optimization based on the integration of high-level synthesis and floorplanning
    Liu, Zhipeng
    Bian, Jinian
    Zhou, Qiang
    Yang, Liu
    Wang, Yunfeng
    2006 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1-4: VOL 1: SIGNAL PROCESSING, 2006, : 2286 - 2290
  • [24] Interconnect delay optimization via high level re-synthesis after floorplanning
    Wang, YF
    Bian, JN
    Hong, XL
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5641 - 5644
  • [25] Interconnect delay optimization via high level re-synthesis after floorplanning
    Wang, Y. (Wangyf00@mails.tsinghua.edu.cn), Circuits and Systems Society, IEEE CASS; Science Council of Japan; The Inst. of Electronics, Inf. and Communication Engineers, IEICE; The Institute of Electrical and Electronics Engineers, Inc., IEEE (Institute of Electrical and Electronics Engineers Inc.):
  • [26] Voltage island-driven multilevel floorplanning optimization algorithm
    Department of Information Science and Engineering, Ningbo Univ., Ningbo
    315211, China
    不详
    315212, China
    Xi'an Dianzi Keji Daxue Xuebao, 6 (184-190):
  • [27] Reliable crosstalk-driven interconnect optimization
    Jiang, IHR
    Pan, SR
    Chang, YW
    Jou, JY
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2006, 11 (01) : 88 - 103
  • [28] Microarchitecture-aware floorplanning for processor performance optimization
    Chen, Chi-Ying
    Huang, Juinn-Dar
    Chen, Hung-Ming
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 116 - +
  • [29] Parametric Yield Optimization Using Leakage-Yield-Driven Floorplanning
    Xu, Yang
    Wang, Bo
    Teich, Juergen
    2014 24TH INTERNATIONAL WORKSHOP ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2014,
  • [30] Formulae and applications of interconnect estimation considering shield insertion and net ordering.
    Ma, JDZ
    He, L
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 327 - 332