Formulae for performance optimization and their applications to interconnect-driven floorplanning

被引:0
|
作者
Chang, NCY [1 ]
Chang, TW [1 ]
Jiang, IHR [1 ]
机构
[1] Global Unichip Corp, Hsinchu 300, Taiwan
关键词
D O I
10.1109/ISQED.2002.996798
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the process technology advances into the deep submicron era, interconnect plays a dominant role in determining circuit performance. Buffer insertion/sizing and wire sizing are the most effective and popular techniques to reduce interconnect delay and are traditionally applied to post-layout optimization. As the SIA technology roadmap predicts, however the number of interconnections among different blocks and that of buffers inserted in a chip for performance optimization will grow dramatically 117, 181, It is obviously infeasible to insert/size hundreds of thousands buffers or wires during the post-layout stage when most routing regions are occupied. Therefore, it is critical to incorporate buffer-block and wire-size planning into floorplanning to ensure timing closure and design convergence. In this paper we first derive continuous buffer insertion/sizing and wire sizing formulae for performance, optimization under a more accurate wire model, and then apply the formulae to interconnect-driven floorplanning that considers not only the buffer-block planning addressed in [7], but also wire-size planning. Experimental results show that our approach achieves an average success rate of 93% of nets meeting timing constraints and consumes an average extra area of only 0.8% over the given floorplan, compared with the average success rate of 73% and extra area of 1.20% resulted from recent work in [7].
引用
收藏
页码:523 / 528
页数:6
相关论文
共 50 条
  • [31] Congestion-driven Floorplanning based on Two-stage Optimization
    Mao, Fubing
    Ma, Yuchun
    Xu, Ning
    Wang, Yu
    Hong, Xianlong
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 1298 - +
  • [32] Performance optimization of VLSI interconnect layout
    Cong, J
    He, L
    Koh, CK
    Madden, PH
    INTEGRATION-THE VLSI JOURNAL, 1996, 21 (1-2) : 1 - 94
  • [33] New directions in interconnect performance optimization
    Courtay, Antoine
    Laurent, Johann
    Julien, Nathalie
    Sentieys, Olivier
    2008 INTERNATIONAL CONFERENCE ON DESIGN & TECHNOLOGY OF INTEGRATED SYSTEMS IN NANOSCALE, 2008, : 223 - +
  • [34] Performance-driven interconnect global routing
    Wang, DS
    Kuh, ES
    SIXTH GREAT LAKES SYMPOSIUM ON VLSI, PROCEEDINGS, 1996, : 132 - 136
  • [35] Performance-driven floorplanning technique based on collaboration of software and hardware
    Yoshikawa, Masaya
    Fukui, Masahiro
    Terai, Hidekazu
    2005 IEEE INTELLIGENT DATA ACQUISITION AND ADVANCED COMPUTING SYSTEMS: TECHNOLOGY AND APPLICATIONS, 2005, : 222 - 226
  • [36] Wire width planning for interconnect performance optimization
    Cong, J
    Pan, ZG
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (03) : 319 - 329
  • [37] Interconnect optimization to enhance the performance of subthreshold circuits
    Pable, S. D.
    Hasan, Z. H. Mohd.
    Abbasi, S. A.
    Alamoud, A. R. M.
    MICROELECTRONICS JOURNAL, 2013, 44 (05) : 454 - 461
  • [38] Optimization of Polyetherimide Processing Parameters for Optical Interconnect Applications
    Zhao, Wei
    Johnson, Peter
    Wall, Christopher
    OPTIFAB 2015, 2015, 9633
  • [39] Performance of cubature formulae in probabilistic model analysis and optimization
    Bernardo, Fernando P.
    JOURNAL OF COMPUTATIONAL AND APPLIED MATHEMATICS, 2015, 280 : 110 - 124
  • [40] Generalized interconnect delay time and crosstalk models: I. Applications of interconnect optimization design
    Lee, TGY
    Tseng, TY
    Wong, SC
    Yang, CJ
    Liang, MS
    Cheng, HC
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 2001, 40 (12): : 6686 - 6693