Global interconnect optimization and impact of inductance on the overall performance

被引:0
|
作者
Roy, Abinash [1 ]
Chowdhury, Masud H. [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Chicago, IL 60607 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
With aggressive scaling of CMOS technology, different performance parameters: latency, bandwidth, repeater power consumption and area, and delay variation of global interconnects are not scaling accordingly with those of devices and local interconnects. There have been various optimization schemes to minimize the discrepancy of performance between the devices and global interconnect lines. Typically the thickness of metal lines and dielectric layers for a given process technology can not be changed by the circuit designers; and many figures of merit (FOMs) as functions of interconnect width and/or spacing are proposed to optimize bandwidth and delay. But these optimization schemes are based on RC delay concepts, which assume that the total inductance is less than a critical inductance and the system is over damped; hence the impact of inductance can be ignored. This paper will attempt to identify the limitations of these figures of merit (FOMs), and address the impact of line inductance on the methodology of global interconnect width and spacing optimization, and on different figures of merit (FOMs). The paper will examine the impacts of inductance on various performance parameters, such as, band width, delay, delay uncertainty, and repeater power and area, which were previously based on RC models.
引用
收藏
页码:180 / 184
页数:5
相关论文
共 50 条
  • [1] Global interconnect optimization in the presence of on-chip inductance
    Roy, Abinash
    Chowdhury, Masud H.
    2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 885 - 888
  • [2] Wire-sizing for interconnect performance optimization considering high inductance effects
    Ji, Xiaopeng
    Ge, Long
    Han, Xiaodong
    Wang, Zhiquan
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL CONFERENCE ON NETWORKING, SENSING AND CONTROL, VOLS 1 AND 2, 2008, : 1114 - 1118
  • [3] Global Interconnect Optimization
    Daboul, Siad
    Held, Stephan
    Natura, Bento
    Rotter, Daniel
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (05)
  • [4] Global Interconnect Optimization
    Daboul, Siad
    Held, Stephan
    Natura, Bento
    Rotter, Daniel
    2019 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2019,
  • [5] Impacts of inductance on the figures of merit to optimize global interconnect
    Roy, Abinash
    Cliowdhury, Masud H.
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1422 - +
  • [6] Performances of coupled interconnect fines the impact of inductance and routing orientation
    Deschacht, D
    Lopez, A
    18TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: POWER AWARE DESIGN OF VLSI SYSTEMS, 2005, : 640 - 643
  • [7] Design and measurement of an inductance-oscillator for analyzing inductance impact on on-chip interconnect delay
    Sato, T
    Masuda, H
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 395 - 400
  • [8] Optimization methodology of global interconnect structure
    Inoue, J
    Nakashima, H
    Kyogoku, T
    Uezono, T
    Okada, K
    Masu, K
    16TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, PROCEEDINGS, 2004, : 351 - 354
  • [9] Performance optimization of global interconnect based on dual supply and dual threshold voltages
    Dong Gang
    Liu Jia
    Xue Meng
    Yang Yin-Tang
    ACTA PHYSICA SINICA, 2011, 60 (04)
  • [10] Inductance calculation in interconnect structures
    Harlander, C
    Sabelka, R
    Selberherr, S
    2000 INTERNATIONAL CONFERENCE ON MODELING AND SIMULATION OF MICROSYSTEMS, TECHNICAL PROCEEDINGS, 2000, : 416 - 419