Global interconnect optimization and impact of inductance on the overall performance

被引:0
|
作者
Roy, Abinash [1 ]
Chowdhury, Masud H. [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Chicago, IL 60607 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
With aggressive scaling of CMOS technology, different performance parameters: latency, bandwidth, repeater power consumption and area, and delay variation of global interconnects are not scaling accordingly with those of devices and local interconnects. There have been various optimization schemes to minimize the discrepancy of performance between the devices and global interconnect lines. Typically the thickness of metal lines and dielectric layers for a given process technology can not be changed by the circuit designers; and many figures of merit (FOMs) as functions of interconnect width and/or spacing are proposed to optimize bandwidth and delay. But these optimization schemes are based on RC delay concepts, which assume that the total inductance is less than a critical inductance and the system is over damped; hence the impact of inductance can be ignored. This paper will attempt to identify the limitations of these figures of merit (FOMs), and address the impact of line inductance on the methodology of global interconnect width and spacing optimization, and on different figures of merit (FOMs). The paper will examine the impacts of inductance on various performance parameters, such as, band width, delay, delay uncertainty, and repeater power and area, which were previously based on RC models.
引用
收藏
页码:180 / 184
页数:5
相关论文
共 50 条
  • [31] Impact of NoC Interconnect Shorts on Performance Metrics
    Bhowmik, Biswajit
    Biswas, Santosh
    Deka, Jatindra Kumar
    2016 TWENTY SECOND NATIONAL CONFERENCE ON COMMUNICATION (NCC), 2016,
  • [32] Global interconnect optimization with simultaneous macrocell placement and repeater insertion
    Peng, YT
    Liu, X
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 340 - 343
  • [33] Effects of temperature in deep-submicron global interconnect optimization
    Casu, MR
    Graziano, M
    Piccinini, G
    Masera, G
    Zamboni, M
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 90 - 100
  • [34] The full road to impact: the experience of the Global Environment Facility Fourth Overall Performance Study
    van den Berg, Rob D.
    Todd, David
    JOURNAL OF DEVELOPMENT EFFECTIVENESS, 2011, 3 (03) : 389 - 413
  • [35] Understanding the impact of inductance in carbon nanotube bundles for VLSI interconnect using scalable modeling techniques
    Nieuwoudt, Arthur
    Massoud, Yehia
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2006, 5 (06) : 758 - 765
  • [36] Optimization of the overall performance of cyclone separators
    Bakari, MI
    Hamdullahpur, F
    ENERGY AND THE ENVIRONMENT, 1999, : 501 - 503
  • [37] Fast interconnect and gate timing analysis for performance optimization
    Abbaspour, Soroush
    Pedram, Massoud
    Ajami, Amir
    Kashyap, Chandramouli
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (12) : 1383 - 1388
  • [38] Optimization of interconnect geometry for high-performance microprocessors
    Rahmat, K
    Oh, SY
    HEWLETT-PACKARD JOURNAL, 1997, 48 (02): : 78 - 83
  • [39] Effect of inductance on interconnect propagation delay in VLSI circuits
    Ligocka, A
    Bandurski, W
    SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2004, : 121 - 124
  • [40] Layout techniques for on-chip interconnect inductance reduction
    Tu, SW
    Jou, JY
    Chang, YW
    ASP-DAC 2004: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, 2004, : 269 - 273