Global interconnect optimization and impact of inductance on the overall performance

被引:0
|
作者
Roy, Abinash [1 ]
Chowdhury, Masud H. [1 ]
机构
[1] Univ Illinois, Dept Elect & Comp Engn, Chicago, IL 60607 USA
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
With aggressive scaling of CMOS technology, different performance parameters: latency, bandwidth, repeater power consumption and area, and delay variation of global interconnects are not scaling accordingly with those of devices and local interconnects. There have been various optimization schemes to minimize the discrepancy of performance between the devices and global interconnect lines. Typically the thickness of metal lines and dielectric layers for a given process technology can not be changed by the circuit designers; and many figures of merit (FOMs) as functions of interconnect width and/or spacing are proposed to optimize bandwidth and delay. But these optimization schemes are based on RC delay concepts, which assume that the total inductance is less than a critical inductance and the system is over damped; hence the impact of inductance can be ignored. This paper will attempt to identify the limitations of these figures of merit (FOMs), and address the impact of line inductance on the methodology of global interconnect width and spacing optimization, and on different figures of merit (FOMs). The paper will examine the impacts of inductance on various performance parameters, such as, band width, delay, delay uncertainty, and repeater power and area, which were previously based on RC models.
引用
收藏
页码:180 / 184
页数:5
相关论文
共 50 条
  • [21] Global interconnect analysis and optimization for nanometer scale VLSI
    Jiang, Lele
    Mao, Junfa
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 1879 - +
  • [22] Wire width planning for interconnect performance optimization
    Cong, J
    Pan, ZG
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2002, 21 (03) : 319 - 329
  • [23] Interconnect optimization to enhance the performance of subthreshold circuits
    Pable, S. D.
    Hasan, Z. H. Mohd.
    Abbasi, S. A.
    Alamoud, A. R. M.
    MICROELECTRONICS JOURNAL, 2013, 44 (05) : 454 - 461
  • [24] Extraction and applications of on-chip interconnect inductance
    Wong, SS
    Kim, SY
    Yue, CP
    Chang, R
    O'Mahony, F
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 142 - 146
  • [25] The Impact of Overall Optimization on Warehouse Automation
    Yoshitake, Hiroshi
    Abbeel, Pieter
    2023 IEEE/RSJ INTERNATIONAL CONFERENCE ON INTELLIGENT ROBOTS AND SYSTEMS, IROS, 2023, : 1621 - 1628
  • [26] Shielding effect of on-chip interconnect inductance
    El-Moursy, MA
    Friedman, EG
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2005, 13 (03) : 396 - 400
  • [27] Sensitivity of interconnect delay to on-chip inductance
    Ismail, YI
    Freidman, EG
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL III: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 403 - 406
  • [28] Impact of Cu local interconnect on LSI performance
    Nagano, T
    Kimura, S
    Onuki, J
    MATERIALS TRANSACTIONS, 2002, 43 (07) : 1574 - 1576
  • [29] Optimization technique for flip-flop inserted global interconnect
    Xu, Jingye
    Roy, Abinash
    Chowdhury, Masud H.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 3386 - 3389
  • [30] Design Optimization for AC Coupled On-chip Global Interconnect
    Liang, Lianfei
    Wang, Qin
    He, Weifeng
    Zeng, Xiaoyang
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1521 - 1523