Arbitration latency analysis of the shared channel architecture for high performance multi-master SoC

被引:2
|
作者
Suh, J [1 ]
Yoo, HJ [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Taejon 305701, South Korea
来源
PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS | 2004年
关键词
D O I
10.1109/APASIC.2004.1349506
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose new analysis method to estimate the traffic performance of communication channel for system-on-chip (SoC). We define the channel utilization ratio, and we analyze the traffic performance of multi-master system-on-chip on shared channel architecture by measure of the arbitration latency. This method is efficient to evaluate the traffic characteristics of the shared channel architecture. And this results offer the methods to optimize the parameter of the components to achieve high performance channel. To verify the efficiency of this method, we experiment the latency of single shared channel architecture by various conditions of components composing SoC. We simulated the effect of number of masters and 2 types of arbitration algorithm by using defined channel utilization ratio. In this analysis, it is found that the arbitration latency increases with the number of masters and channel utilization ratio. The arbitration algorithm affects the arbitration latency according to the number of masters. The throughput of data transaction is proportional to channel utilization ratio.
引用
收藏
页码:388 / 391
页数:4
相关论文
共 50 条
  • [41] WCET Analysis for Multi-Core Processors with Shared Buses and Event-Driven Bus Arbitration
    Jacobs, Michael
    Hahn, Sebastian
    Hack, Sebastian
    PROCEEDINGS OF THE 23RD INTERNATIONAL CONFERENCE ON REAL-TIME AND NETWORKS SYSTEMS (RTNS) 2015, 2015, : 193 - 202
  • [42] Zebra - Multi-channel digital modular radio: Architecture and performance
    Bard, JD
    Bryan, TJ
    Colvin, TC
    MILCOM 97 PROCEEDINGS, VOLS 1-3, 1997, : 1221 - 1225
  • [43] Real-Time, Low-Latency Image Processing with High Throughput on a Multi-Core SoC
    Ramesh, Barath
    George, Alan D.
    Lam, Herman
    2016 IEEE HIGH PERFORMANCE EXTREME COMPUTING CONFERENCE (HPEC), 2016,
  • [44] Architecture design, performance analysis and VLSI implementation of a reconfigurable shared buffer for high-speed switch/router
    Wu, Ling
    Li, Cheng
    INTERNATIONAL JOURNAL OF COMMUNICATION SYSTEMS, 2009, 22 (02) : 159 - 186
  • [45] Optical centralized shared bus architecture for high-performance multiprocessing systems
    Han, XL
    Chen, RT
    PHOTONICS PACKAGING AND INTEGRATION III, 2003, 4997 : 62 - 70
  • [46] Pushing Low Power Limits on Multi-Core High Performance SoC
    Kowkutla, Venkateswar
    Kothamasu, Siva
    Shin, Kazunobu
    Hu, Chunhua
    PROCEEDINGS OF THE TWENTY THIRD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2022), 2022, : 255 - 258
  • [47] Development of architecture and software technologies in high-performance low-power SoC design
    Hsueh, CW
    Chen, TF
    Chang, RG
    Lo, SW
    11TH IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS, PROCEEDINGS, 2005, : 475 - 480
  • [48] Performance Analysis of Opportunistic Channel Bonding in Multi-Channel WLANs
    Han, Mengqi
    Khairy, Sami
    Cai, Lin X.
    Cheng, Yu
    2016 IEEE GLOBAL COMMUNICATIONS CONFERENCE (GLOBECOM), 2016,
  • [49] Basic Implementation of FPGA-GPU Dual SoC Hybrid Architecture for Low-Latency Multi-DOF Robot Motion Control
    Nagamatsu, Yuya
    Sugai, Fumihito
    Okada, Kei
    Inaba, Masayuki
    2020 IEEE/RSJ INTERNATIONAL CONFERENCE ON INTELLIGENT ROBOTS AND SYSTEMS (IROS), 2020, : 7255 - 7260
  • [50] A Many-Ported and Shared Memory Architecture for High-Performance ADAS SoCs
    Luan, Hao
    Yao, Yu
    Huang, Chang
    IEEE DESIGN & TEST, 2022, 39 (06) : 5 - 15