Arbitration latency analysis of the shared channel architecture for high performance multi-master SoC

被引:2
|
作者
Suh, J [1 ]
Yoo, HJ [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Taejon 305701, South Korea
来源
PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS | 2004年
关键词
D O I
10.1109/APASIC.2004.1349506
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose new analysis method to estimate the traffic performance of communication channel for system-on-chip (SoC). We define the channel utilization ratio, and we analyze the traffic performance of multi-master system-on-chip on shared channel architecture by measure of the arbitration latency. This method is efficient to evaluate the traffic characteristics of the shared channel architecture. And this results offer the methods to optimize the parameter of the components to achieve high performance channel. To verify the efficiency of this method, we experiment the latency of single shared channel architecture by various conditions of components composing SoC. We simulated the effect of number of masters and 2 types of arbitration algorithm by using defined channel utilization ratio. In this analysis, it is found that the arbitration latency increases with the number of masters and channel utilization ratio. The arbitration algorithm affects the arbitration latency according to the number of masters. The throughput of data transaction is proportional to channel utilization ratio.
引用
收藏
页码:388 / 391
页数:4
相关论文
共 50 条
  • [31] Design and Verification of a Scalable Enhanced High Performance DMA Architecture for Complex SoC
    Zhao, Hualong
    MECHATRONICS ENGINEERING, COMPUTING AND INFORMATION TECHNOLOGY, 2014, 556-562 : 4303 - 4308
  • [32] Compact and Programmable yet High-Performance SoC Architecture for Cryptographic Pairings
    Bahadori, Milad
    Jarvinen, Kimmo
    2020 30TH INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL), 2020, : 176 - 184
  • [33] A multi-channel architecture for high-performance NAND flash-based storage system
    Kang, Jeong-Uk
    Kim, Jin-Soo
    Park, Chanik
    Park, Hyoungjun
    Lee, Joonwon
    JOURNAL OF SYSTEMS ARCHITECTURE, 2007, 53 (09) : 644 - 658
  • [34] High Performance and Low Latency Mapping for Neural Network into Network on Chip Architecture
    Dong, Yiping
    Wang, Yang
    Lin, Zhen
    Watanabe, Takahiro
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 891 - 894
  • [35] CMP-oriented shared multi-channel Cache architecture and its prototype construction
    Liu, Cai-Xia
    Shi, Feng
    Deng, Ning
    Song, Hong
    Xue, Li-Cheng
    Harbin Gongye Daxue Xuebao/Journal of Harbin Institute of Technology, 2010, 42 (11): : 1833 - 1837
  • [36] An architecture for high performance network analysis
    Risso, F
    Degioanni, L
    PROCEEDINGS OF THE SIXTH IEEE SYMPOSIUM ON COMPUTERS AND COMMUNICATIONS, 2001, : 686 - 693
  • [38] Performance Analysis of Shared Buffer Router Architecture for Low Power Applications
    Deivakani, M.
    Shanthi, D.
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2016, 16 (06) : 736 - 744
  • [39] Design of a 90nm 4-CPU 4320MIPS SoC with individually managed frequency and 2.4GB/s multi-master on-chip interconnect
    Nishii, Osamu
    Nonormura, Itaru
    Yoshida, Yutaka
    Hayase, Kiyoshi
    Shibahara, Shin'ichi
    Tsujimoto, Yoshitaka
    Takada, Masashi
    Hattori, Toshihiro
    2007 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 18 - +
  • [40] Software architecture exploration for high-performance security processing on a multiprocessor mobile SoC
    Arora, Divya
    Raghunathan, Anand
    Ravi, Srivaths
    Sankaradass, Murugan
    Jha, Niraj K.
    Chakradhar, Srimat T.
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 496 - +