High Performance and Low Latency Mapping for Neural Network into Network on Chip Architecture

被引:6
|
作者
Dong, Yiping [1 ]
Wang, Yang [1 ]
Lin, Zhen [1 ]
Watanabe, Takahiro [1 ]
机构
[1] Waseda Univ, Grad Sch Informat Prod & Syst, Tokyo, Japan
关键词
Artificial Neural Network (ANN); Network on Chip (NoC); NoC architecture; mapping method; hardware implementation;
D O I
10.1109/ASICON.2009.5351550
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Various hardware implementations of neural networks have been studied well in recent years. We have already proposed a hardware implementation method for neural network with a Network on Chip (NoC) architecture. A mapping of a neural network on NoC should be tuned to achieve high performance whenever neural network application is changed, so that different mapping methods are needed every time and tedious or burdensome works are required. In this paper, we propose a general mapping strategy based on three rules. The mapping method with this strategy can implement different neural networks applications with NoC architecture. The simulation results show that the proposed method makes the system low latency and high performance.
引用
收藏
页码:891 / 894
页数:4
相关论文
共 50 条
  • [1] Low-latency Mapping Algorithm for Network-on-Chip
    Cao, Qinping
    Qin, Huabiao
    Chen, Wu
    Yi, Sijun
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS, ELECTRONICS AND CONTROL (ICCSEC), 2017, : 1203 - 1206
  • [2] A High Performance Digital Neural Processor Design by Network on Chip Architecture
    Yiping Dong
    Ce Li
    Hui Liu
    Takahiro, Watanabe
    [J]. 2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 243 - 246
  • [3] Network on Chip architecture for BP Neural Network
    Yiping Dong
    Takahiro, Watanabe
    [J]. 2008 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS PROCEEDINGS, VOLS 1 AND 2: VOL 1: COMMUNICATION THEORY AND SYSTEM, 2008, : 1083 - 1087
  • [4] Multiple Network-on-Chip Model for High Performance Neural Network
    Dong, Yiping
    Li, Ce
    Lin, Zhen
    Watanabe, Takahiro
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2010, 10 (01) : 28 - 36
  • [5] A generic reconfigurable neural network architecture implemented as a network on chip
    Theocharides, T
    Link, G
    Vijaykrishnan, N
    Irwin, MJ
    Srikantam, V
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2004, : 191 - 194
  • [6] A practical low-latency router architecture with wing channel for on-chip network
    Lai, Mingche
    Gao, Lei
    Ma, Sheng
    Nong, Xiao
    Wang, Zhiying
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2011, 35 (02) : 98 - 109
  • [7] NIUGAP: Low latency network interface architecture with gray code for networks-on-chip
    Kim, Daewook
    Kim, Manho
    Sobelman, Gerald E.
    [J]. 2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 3902 - +
  • [8] WaveSync: A Low-Latency Source Synchronous Bypass Network-On-Chip Architecture
    Yang, Yoon Seok
    Kumar, Reeshav
    Choi, Gwan
    Gratz, Paul
    [J]. 2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 241 - 248
  • [9] A Low-Latency Fair-Arbiter Architecture for Network-on-Chip Switches
    Luo, Jifeng
    Wu, Wenqi
    Xing, Qianjian
    Xue, Meiting
    Yu, Feng
    Ma, Zhenguo
    [J]. APPLIED SCIENCES-BASEL, 2022, 12 (23):
  • [10] Multi-chip Architecture for IF Neural Network
    Sargeni, Fausto
    Bonaiuto, Vincenzo
    [J]. 53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1210 - 1213