A Low-Latency Fair-Arbiter Architecture for Network-on-Chip Switches

被引:2
|
作者
Luo, Jifeng [1 ]
Wu, Wenqi [1 ]
Xing, Qianjian [1 ]
Xue, Meiting [2 ]
Yu, Feng [1 ]
Ma, Zhenguo [1 ]
机构
[1] Zhejiang Univ, Coll Biomed Engn & Instrument Sci, Hangzhou 310027, Peoples R China
[2] Hangzhou Dianzi Univ, Coll Cyberspace Secur, Hangzhou 310027, Peoples R China
来源
APPLIED SCIENCES-BASEL | 2022年 / 12卷 / 23期
关键词
arbitration; network-on-chip; round-robin arbiter; switch schedule;
D O I
10.3390/app122312458
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
As semiconductor technology evolves, computing platforms attempt to integrate hundreds of processing cores and associated interconnects into a single chip. Network-on-chip (NoC) technology has been widely used for data exchange centers in recent years. As the core element of the NoC, the round-robin arbiter provides fair and fast arbitration, which is essential to ensure the high performance of each module on the chip. In this paper, we propose a low-latency fair switch arbiter (FSA) architecture based on the tree structure search algorithm. The FSA uses a feedback-based parallel priority update mechanism to complete the arbitration within the leaf nodes and a lock-based round-robin search algorithm to guarantee global fairness. To reduce latency, the FSA keeps the lock structure only at the leaf node so that the complexity of the critical path does not increase. Meanwhile, the FSA achieves a critical path with only O(log(4)N) delay by using four input nodes in parallel. The latency of the proposed circuit is on average 22.2% better than the existing fair structures and 8.1% better than the fastest arbiter, according to the synthesis results. The proposed architecture is well suited for high-speed network-on-chip switches and has better scalability for switches with large numbers of ports.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] WaveSync: A Low-Latency Source Synchronous Bypass Network-On-Chip Architecture
    Yang, Yoon Seok
    Kumar, Reeshav
    Choi, Gwan
    Gratz, Paul
    [J]. 2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 241 - 248
  • [2] Low-latency Mapping Algorithm for Network-on-Chip
    Cao, Qinping
    Qin, Huabiao
    Chen, Wu
    Yi, Sijun
    [J]. 2017 INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS, ELECTRONICS AND CONTROL (ICCSEC), 2017, : 1203 - 1206
  • [3] A Compression Router for Low-Latency Network-on-Chip
    Niwa, Naoya
    Shikama, Yoshiya
    Amano, Hideharu
    Koibuchi, Michihiro
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2023, E106D (02) : 170 - 180
  • [4] WaveSync: Low-Latency Source-Synchronous Bypass Network-on-Chip Architecture
    Yang, Yoon Seok
    Kumar, Reeshav
    Choi, Gwan
    Gratz, Paul V.
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2014, 19 (04)
  • [5] A Case for Low-Latency Network-on-Chip using Compression Routers
    Niwa, Naoya
    Shikama, Yoshiya
    Amano, Hideharu
    Koibuchi, Michihiro
    [J]. 2021 29TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING (PDP 2021), 2021, : 134 - 142
  • [6] LBNoC: Design of Low-latency Router Architecture with Lookahead Bypass for Network-on-Chip Using FPGA
    Parane, Khyamling
    Prasad, Prabhu B. M.
    Talawar, Basavaraj
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2020, 25 (01)
  • [7] Design a low latency Arbiter for on chip Communication Architecture
    Khanam, Ruqaiya
    Sharma, Himanshu
    Gaur, Srishti
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION & AUTOMATION (ICCCA), 2015, : 1421 - 1426
  • [8] Low-Latency Power-Efficient Adaptive Router Design for Network-on-Chip
    Nasirian, Nasim
    Bayoumi, Magdy
    [J]. 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 287 - 291
  • [9] LumiNOC: A Low-latency, High-Bandwidth per Watt, Photonic Network-on-Chip
    Browning, Mark
    Li, Cheng
    Gratz, Paul V.
    Palermo, Samuel
    [J]. 2013 ACM/IEEE INTERNATIONAL WORKSHOP ON SYSTEM LEVEL INTERCONNECT PREDICTION (SLIP), 2013,
  • [10] A dynamic adaptive arbiter for Network-on-Chip
    Liu, Yanhua
    Jin, Jie
    Lai, Zongsheng
    [J]. INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2013, 43 (02): : 111 - 118