A Low-Latency Fair-Arbiter Architecture for Network-on-Chip Switches

被引:2
|
作者
Luo, Jifeng [1 ]
Wu, Wenqi [1 ]
Xing, Qianjian [1 ]
Xue, Meiting [2 ]
Yu, Feng [1 ]
Ma, Zhenguo [1 ]
机构
[1] Zhejiang Univ, Coll Biomed Engn & Instrument Sci, Hangzhou 310027, Peoples R China
[2] Hangzhou Dianzi Univ, Coll Cyberspace Secur, Hangzhou 310027, Peoples R China
来源
APPLIED SCIENCES-BASEL | 2022年 / 12卷 / 23期
关键词
arbitration; network-on-chip; round-robin arbiter; switch schedule;
D O I
10.3390/app122312458
中图分类号
O6 [化学];
学科分类号
0703 ;
摘要
As semiconductor technology evolves, computing platforms attempt to integrate hundreds of processing cores and associated interconnects into a single chip. Network-on-chip (NoC) technology has been widely used for data exchange centers in recent years. As the core element of the NoC, the round-robin arbiter provides fair and fast arbitration, which is essential to ensure the high performance of each module on the chip. In this paper, we propose a low-latency fair switch arbiter (FSA) architecture based on the tree structure search algorithm. The FSA uses a feedback-based parallel priority update mechanism to complete the arbitration within the leaf nodes and a lock-based round-robin search algorithm to guarantee global fairness. To reduce latency, the FSA keeps the lock structure only at the leaf node so that the complexity of the critical path does not increase. Meanwhile, the FSA achieves a critical path with only O(log(4)N) delay by using four input nodes in parallel. The latency of the proposed circuit is on average 22.2% better than the existing fair structures and 8.1% better than the fastest arbiter, according to the synthesis results. The proposed architecture is well suited for high-speed network-on-chip switches and has better scalability for switches with large numbers of ports.
引用
下载
收藏
页数:12
相关论文
共 50 条
  • [21] A 76.8 GB/s 46 mW Low-latency Network-on-Chip for Real-time Object Recognition Processor
    Kim, Kwanho
    Kim, Joo-Young
    Lee, Seungjin
    Kim, Minsu
    Yoo, Hoi-Jun
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 189 - 192
  • [22] Expansible Network-on-Chip Architecture
    Pedroso Pires, Ivan Luiz
    Zanata Alves, Marco Antonio
    Pessoa Albini, Luiz Carlos
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2018, 18 (02) : 61 - 68
  • [23] TAONoC: A Regular Passive Optical Network-on-Chip Architecture Based on Comb Switches
    Yang, Yintang
    Chen, Ke
    Gu, Huaxi
    Zhang, Bowen
    Zhu, Lijing
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (04) : 954 - 963
  • [24] HyDMA: low-latency inter-core DMA based on a hybrid packet-circuit switching network-on-chip
    Wei, Zhenqi
    Liu, Peilin
    Sun, Rongdi
    Zhou, Zunquan
    Jin, Ke
    Zhou, Dajiang
    IEICE ELECTRONICS EXPRESS, 2016, 13 (14):
  • [25] Virtual Channel and Switch Allocation for Low latency Network-on-Chip Routers
    Monemi, Alireza
    Ooi, Chia Yee
    Marsono, Muhammad Nadzir
    2015 IEEE 23RD ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM), 2015, : 234 - 234
  • [26] Low Latency Network-on-Chip Router Using Static Straight Allocator
    Monemi, Alireza
    Ooi, Chia Yee
    Palesi, Maurizio
    Marsono, Muhammad Nadzir
    2016 3RD INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, COMPUTER, AND ELECTRICAL ENGINEERING (ICITACEE), 2016, : 2 - 9
  • [27] Degradability Enabled Routing for Network-on-Chip Switches
    Schley, Gert
    Radetzki, Martin
    Kohler, Adan
    IT-INFORMATION TECHNOLOGY, 2010, 52 (04): : 201 - 208
  • [28] Prediction Router: A Low-Latency On-Chip Router Architecture with Multiple Predictors
    Matsutani, Hiroki
    Koibuchi, Michihiro
    Amano, Hideharu
    Yoshinaga, Tsutomu
    IEEE TRANSACTIONS ON COMPUTERS, 2011, 60 (06) : 783 - 799
  • [29] A method for latency/bandwidth guarantees in Network-on-Chip
    Lin, Shijun
    Su, Li
    Su, Haibo
    Zhou, Guofei
    Jin, Depeng
    Zeng, Lieguang
    2008 8TH INTERNATIONAL CONFERENCE ON APPLICATION OF CONCURRENCY TO SYSTEM DESIGN, PROCEEDINGS, 2008, : 148 - 153
  • [30] FAIR RATE PACKET ARBITRATION IN NETWORK-ON-CHIP
    Guderian, Falko
    Fischer, Erik
    Winter, Markus
    Fettweis, Gerhard
    2011 IEEE INTERNATIONAL SOC CONFERENCE (SOCC), 2011, : 278 - 283