HyDMA: low-latency inter-core DMA based on a hybrid packet-circuit switching network-on-chip

被引:1
|
作者
Wei, Zhenqi [1 ]
Liu, Peilin [1 ]
Sun, Rongdi [1 ]
Zhou, Zunquan [1 ]
Jin, Ke [1 ]
Zhou, Dajiang [2 ]
机构
[1] Shanghai Jiao Tong Univ, Dept Elect Engn, 800 Dongchuan Rd, Shanghai 200240, Peoples R China
[2] Waseda Univ, Grad Sch Informat Prod & Syst, 2-7 Hibikino, Kitakyushu, Fukuoka 8080135, Japan
来源
IEICE ELECTRONICS EXPRESS | 2016年 / 13卷 / 14期
关键词
NoC; DMA; packet-circuit switching; circuit setup; bidirectional link;
D O I
10.1587/elex.13.20160529
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With a growing number of cores integrated in a single chip, the efficiency of inter-core direct memory access (DMA) transfers has an increasingly significant impact on the overall performance of parallel applications running on network-on-chip (NoC) processors. In this paper we propose HyDMA, a low-latency inter-core DMA approach based on a hybrid packet-circuit switching NoC. With dynamic setup and lengthening of circuit channels composing of bidirectional links, HyDMA can achieve both high flexibility of packet switching and low communication latency of circuit switching for concurrent DMA transfers. Experimental results prove HyDMA exhibits high efficiency with marginal hardware overhead.
引用
下载
收藏
页数:12
相关论文
共 37 条
  • [1] HyBar: high efficient barrier synchronization based on a hybrid packet-circuit switching Network-on-Chip
    Zhenqi Wei
    Peilin Liu
    Rongdi Sun
    Science China Information Sciences, 2017, 60
  • [2] HyBar:high efficient barrier synchronization based on a hybrid packet-circuit switching Network-on-Chip
    Zhenqi WEI
    Peilin LIU
    Rongdi SUN
    Science China(Information Sciences), 2017, 60 (06) : 237 - 248
  • [3] HyBar: high efficient barrier synchronization based on a hybrid packet-circuit switching Network-on-Chip
    Wei, Zhenqi
    Liu, Peilin
    Sun, Rongdi
    SCIENCE CHINA-INFORMATION SCIENCES, 2017, 60 (06)
  • [4] A Hybrid Packet-Circuit Switched On-Chip Network Based on SDM
    Modarressi, Mehdi
    Sarbazi-Azad, Hamid
    Arjomand, Mohammad
    DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 566 - +
  • [5] Low-latency Mapping Algorithm for Network-on-Chip
    Cao, Qinping
    Qin, Huabiao
    Chen, Wu
    Yi, Sijun
    2017 INTERNATIONAL CONFERENCE ON COMPUTER SYSTEMS, ELECTRONICS AND CONTROL (ICCSEC), 2017, : 1203 - 1206
  • [6] A Compression Router for Low-Latency Network-on-Chip
    Niwa, Naoya
    Shikama, Yoshiya
    Amano, Hideharu
    Koibuchi, Michihiro
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2023, E106D (02) : 170 - 180
  • [7] A hybrid packet-circuit switched router for optical network on chip
    Li, Hui
    Gu, Huaxi
    Yang, Yintang
    Yu, Xiaoshan
    COMPUTERS & ELECTRICAL ENGINEERING, 2013, 39 (07) : 2197 - 2206
  • [8] A Case for Low-Latency Network-on-Chip using Compression Routers
    Niwa, Naoya
    Shikama, Yoshiya
    Amano, Hideharu
    Koibuchi, Michihiro
    2021 29TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING (PDP 2021), 2021, : 134 - 142
  • [9] WaveSync: A Low-Latency Source Synchronous Bypass Network-On-Chip Architecture
    Yang, Yoon Seok
    Kumar, Reeshav
    Choi, Gwan
    Gratz, Paul
    2012 IEEE 30TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD), 2012, : 241 - 248
  • [10] A Low-Latency Fair-Arbiter Architecture for Network-on-Chip Switches
    Luo, Jifeng
    Wu, Wenqi
    Xing, Qianjian
    Xue, Meiting
    Yu, Feng
    Ma, Zhenguo
    APPLIED SCIENCES-BASEL, 2022, 12 (23):