HyDMA: low-latency inter-core DMA based on a hybrid packet-circuit switching network-on-chip

被引:1
|
作者
Wei, Zhenqi [1 ]
Liu, Peilin [1 ]
Sun, Rongdi [1 ]
Zhou, Zunquan [1 ]
Jin, Ke [1 ]
Zhou, Dajiang [2 ]
机构
[1] Shanghai Jiao Tong Univ, Dept Elect Engn, 800 Dongchuan Rd, Shanghai 200240, Peoples R China
[2] Waseda Univ, Grad Sch Informat Prod & Syst, 2-7 Hibikino, Kitakyushu, Fukuoka 8080135, Japan
来源
IEICE ELECTRONICS EXPRESS | 2016年 / 13卷 / 14期
关键词
NoC; DMA; packet-circuit switching; circuit setup; bidirectional link;
D O I
10.1587/elex.13.20160529
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With a growing number of cores integrated in a single chip, the efficiency of inter-core direct memory access (DMA) transfers has an increasingly significant impact on the overall performance of parallel applications running on network-on-chip (NoC) processors. In this paper we propose HyDMA, a low-latency inter-core DMA approach based on a hybrid packet-circuit switching NoC. With dynamic setup and lengthening of circuit channels composing of bidirectional links, HyDMA can achieve both high flexibility of packet switching and low communication latency of circuit switching for concurrent DMA transfers. Experimental results prove HyDMA exhibits high efficiency with marginal hardware overhead.
引用
下载
收藏
页数:12
相关论文
共 37 条
  • [21] PCCNoC: Packet Connected Circuit as Network on Chip for High Throughput and Low Latency SoCs
    Zhou, Xinbing
    Hao, Peng
    Liu, Dake
    MICROMACHINES, 2023, 14 (03)
  • [22] PPS: A Low-Latency and Low-Complexity Switching Architecture Based on Packet Prefetch and Arbitration Prediction
    Dai, Yi
    Wu, Ke
    Lai, Mingche
    Li, Qiong
    Dong, Dezun
    ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING (ICA3PP 2019), PT I, 2020, 11944 : 3 - 16
  • [24] A 76.8 GB/s 46 mW Low-latency Network-on-Chip for Real-time Object Recognition Processor
    Kim, Kwanho
    Kim, Joo-Young
    Lee, Seungjin
    Kim, Minsu
    Yoo, Hoi-Jun
    2008 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE, 2008, : 189 - 192
  • [25] Pre-allocated path based low latency router architecture for network-on-chip
    Zheng, Xiao-Fu
    Gu, Hua-Xi
    Yang, Yin-Tang
    Huang, Zhong-Fan
    Zheng, X.-F. (zhengxiaofu_1122@163.com), 2013, Science Press (35): : 341 - 348
  • [26] A low latency and high efficient three-dimension Network-on-Chip based on hierarchical structure
    Zhu, Chen
    Zhao, Huatao
    Chen, Tinghuan
    Zhu, Tianbo
    MODERN PHYSICS LETTERS B, 2017, 31 (19-21):
  • [27] Hybrid Circuit and Packet Switching SDM Network Testbed Using Joint Spatial Switching and Multi-Core Fibers
    Luis, Ruben S.
    Furukawa, Hideaki
    Rademacher, Georg
    Puttnam, Benjamin J.
    Wada, Naoya
    43RD EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION (ECOC 2017), 2017,
  • [28] MCF-SMF Hybrid Low-Latency Circuit-Switched Optical Network for Disaggregated Data Centers
    Saljoghei, Arsalan
    Yuan, Hui
    Mishra, Vaibhawa
    Enrico, Michael
    Parsons, Nick
    Kochis, Craig
    De Dobbelaere, Peter
    Theodoropoulos, Dimitris
    Pnevmatikatos, Dionisios
    Syrivelis, Dimitris
    Reale, Andrea
    Hayashi, Tetsuya
    Nakanishi, Tetsuya
    Zervas, Georgios
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2019, 37 (16) : 4017 - 4029
  • [29] Flexible low-latency metro-access converged network architecture based on optical time slice switching
    Li, Jialong
    Hua, Nan
    Zhong, Zhizhen
    Yu, Yufang
    Zheng, Xiaoping
    Zhou, Bingkun
    JOURNAL OF OPTICAL COMMUNICATIONS AND NETWORKING, 2019, 11 (12) : 624 - 635
  • [30] All-Optical Packet/Circuit Switching-Based Data Center Network for Enhanced Scalability, Latency, and Throughput
    Perello, Jordi
    Spadaro, Salvatore
    Ricciardi, Sergio
    Careglio, Davide
    Peng, Shuping
    Nejabati, Reza
    Zervas, George
    Simeonidou, Dimitra
    Predieri, Alessandro
    Biancani, Matteo
    Dorren, Harm J. S.
    Di Lucente, Stefano
    Luo, Jun
    Calabretta, Nicola
    Bernini, Giacomo
    Ciulli, Nicola
    Carlos Sancho, Jose
    Iordache, Steluta
    Farreras, Montse
    Becerra, Yolanda
    Liou, Chris
    Hussain, Iftekhar
    Yin, Yawei
    Liu, Lei
    Proietti, Roberto
    IEEE NETWORK, 2013, 27 (06): : 14 - 22