HyDMA: low-latency inter-core DMA based on a hybrid packet-circuit switching network-on-chip

被引:1
|
作者
Wei, Zhenqi [1 ]
Liu, Peilin [1 ]
Sun, Rongdi [1 ]
Zhou, Zunquan [1 ]
Jin, Ke [1 ]
Zhou, Dajiang [2 ]
机构
[1] Shanghai Jiao Tong Univ, Dept Elect Engn, 800 Dongchuan Rd, Shanghai 200240, Peoples R China
[2] Waseda Univ, Grad Sch Informat Prod & Syst, 2-7 Hibikino, Kitakyushu, Fukuoka 8080135, Japan
来源
IEICE ELECTRONICS EXPRESS | 2016年 / 13卷 / 14期
关键词
NoC; DMA; packet-circuit switching; circuit setup; bidirectional link;
D O I
10.1587/elex.13.20160529
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
With a growing number of cores integrated in a single chip, the efficiency of inter-core direct memory access (DMA) transfers has an increasingly significant impact on the overall performance of parallel applications running on network-on-chip (NoC) processors. In this paper we propose HyDMA, a low-latency inter-core DMA approach based on a hybrid packet-circuit switching NoC. With dynamic setup and lengthening of circuit channels composing of bidirectional links, HyDMA can achieve both high flexibility of packet switching and low communication latency of circuit switching for concurrent DMA transfers. Experimental results prove HyDMA exhibits high efficiency with marginal hardware overhead.
引用
下载
收藏
页数:12
相关论文
共 37 条
  • [31] STAR-WHEELS NETWORK-ON-CHIP FEATURING A SELF-ADAPTIVE MIXED TOPOLOGY AND A SYNERGY OF A CIRCUIT- AND A PACKET-SWITCHING COMMUNICATION PROTOCOL
    Goehringer, Diana
    Liu, Bin
    Huebner, Michael
    Becker, Juergen
    FPL: 2009 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2009, : 320 - 325
  • [32] Scalable and low server-to-server latency data center network architecture based on optical packet inter-rack and intra-rack switching
    Drainakis, Georgios
    Baziana, Peristera
    Bogris, Adonis
    JOURNAL OF OPTICAL COMMUNICATIONS AND NETWORKING, 2023, 15 (11) : 804 - 819
  • [33] Implementation of Class-Based Low Latency Fair Queueing (CBLLFQ) Packet Scheduling Algorithm for HSDPA Core Network
    Ahmed, Sohail
    Asim, Malik Muhammad
    Mehmood, Nadeem Qaisar
    Ali, Mubashir
    Shahzaad, Babar
    KSII TRANSACTIONS ON INTERNET AND INFORMATION SYSTEMS, 2020, 14 (02): : 473 - 494
  • [34] HiFOST: A Scalable and Low-Latency Hybrid Data Center Network Architecture Based on Flow-Controlled Fast Optical Switches
    Yan, Fulong
    Xue, Xuwei
    Calabretta, Nicola
    JOURNAL OF OPTICAL COMMUNICATIONS AND NETWORKING, 2018, 10 (07) : B1 - B14
  • [35] A 340 mV-to-0.9 V 20.2 Tb/s Source-Synchronous Hybrid Packet/Circuit-Switched 16 x 16 Network-on-Chip in 22 nm Tri-Gate CMOS
    Chen, Gregory
    Anders, Mark A.
    Kaul, Himanshu
    Satpathy, Sudhir K.
    Mathew, Sanu K.
    Hsu, Steven K.
    Agarwal, Amit
    Krishnamurthy, Ram K.
    De, Vivek
    Borkar, Shekhar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (01) : 59 - 67
  • [36] A 65nm 39GOPS/W 24-Core Processor with 11Tb/s/W Packet-Controlled Circuit-Switched Double-Layer Network-on-Chip and Heterogeneous Execution Array
    Ou, Peng
    Zhang, Jiajie
    Quan, Heng
    Li, Yi
    He, Maofei
    Yu, Zheng
    Yu, Xueqiu
    Cui, Shile
    Feng, Jie
    Zhu, Shikai
    Lin, Jie
    Jing, Ming'e
    Zeng, Xiaoyang
    Yu, Zhiyi
    2013 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2013, 56 : 56 - +
  • [37] A 340mV-to-0.9V 20.2Tb/s Source-Synchronous Hybrid Packet/Circuit-Switched 16x16 Network-on-Chip in 22nm Tri-Gate CMOS
    Chen, Gregory
    Anders, Mark A.
    Kaul, Himanshu
    Satpathy, Sudhir K.
    Mathew, Sanu K.
    Hsu, Steven K.
    Agarwal, Amit
    Krishnamurthy, Ram K.
    Borkar, Shekhar
    De, Vivek
    2014 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE DIGEST OF TECHNICAL PAPERS (ISSCC), 2014, 57 : 276 - +