Arbitration latency analysis of the shared channel architecture for high performance multi-master SoC

被引:2
|
作者
Suh, J [1 ]
Yoo, HJ [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Taejon 305701, South Korea
来源
PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS | 2004年
关键词
D O I
10.1109/APASIC.2004.1349506
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose new analysis method to estimate the traffic performance of communication channel for system-on-chip (SoC). We define the channel utilization ratio, and we analyze the traffic performance of multi-master system-on-chip on shared channel architecture by measure of the arbitration latency. This method is efficient to evaluate the traffic characteristics of the shared channel architecture. And this results offer the methods to optimize the parameter of the components to achieve high performance channel. To verify the efficiency of this method, we experiment the latency of single shared channel architecture by various conditions of components composing SoC. We simulated the effect of number of masters and 2 types of arbitration algorithm by using defined channel utilization ratio. In this analysis, it is found that the arbitration latency increases with the number of masters and channel utilization ratio. The arbitration algorithm affects the arbitration latency according to the number of masters. The throughput of data transaction is proportional to channel utilization ratio.
引用
收藏
页码:388 / 391
页数:4
相关论文
共 50 条
  • [21] High Quality Large-Scale 3-D Urban Mapping with Multi-Master TomoSAR
    Shi, Yilei
    Bamler, Richard
    Wang, Yuanyuan
    Zhu, Xiao Xiang
    13TH EUROPEAN CONFERENCE ON SYNTHETIC APERTURE RADAR, EUSAR 2021, 2021, : 173 - 176
  • [22] CPN-Based Modeling and Analysis of Shared Multi-Channel Cache CMP Architecture
    Tian, Xiaoqing
    Liu, Caixia
    Wei, Fengqi
    MECHATRONICS AND INDUSTRIAL INFORMATICS, PTS 1-4, 2013, 321-324 : 898 - 903
  • [23] Finite Element Analysis and Loading Test Research on Multi-Master Truss Bailey-Style Cradle
    周广利
    王娟
    公路, 2010, (12) : 41 - 43
  • [24] Performance analysis of SoC architectures based on Latency-Rate servers
    Vink, Jelte Peter
    van Berkel, Kees
    van der Wolf, Pieter
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 198 - +
  • [25] An energy reduction scheduling mechanism for a high-performance SoC architecture
    Chu, SL
    EMBEDDED AND UBIQUITOUS COMPUTING - EUC 2005, 2005, 3824 : 281 - 290
  • [26] Multi-Channel Architecture-Based FTL for Reliable and High-Performance SSD
    Hsieh, Jen-Wei
    Lin, Han-Yi
    Yang, Dong-Lin
    IEEE TRANSACTIONS ON COMPUTERS, 2014, 63 (12) : 3079 - 3091
  • [27] Hierarchical shared multi-channel scratch pad memory architecture for embedded MPSoC
    Liu C.
    Shi F.
    Xue L.
    Song H.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2010, 22 (08): : 1390 - 1398
  • [28] Performance analysis of a flexible manufacturing system based on master-slave mesh multibus high performance computer architecture
    Abachi, H
    Abdollahian, M
    ROBOTICS, AUTOMATION AND CONTROL AND MANUFACTURING: TRENDS, PRINCIPLES AND APPLICATIONS, 2002, 14 : 377 - 382
  • [29] PSS: A novel statement scheduling mechanism for a high-performance SoC architecture
    Chu, SL
    TENTH INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED SYSTEMS, PROCEEDINGS, 2004, : 690 - 697
  • [30] High-performance phase measuring profilometry architecture based on Zynq SoC
    Fan, fei
    Kang, jiehu
    Feng, luyuan
    Zhang, zhen
    Yuan, leiwen
    Wu, bin
    APPLIED OPTICS, 2023, 62 (21) : 5801 - 5808