FPGA BASED DESIGN AND ARCHITECTURE OF NETWORK-ON-CHIP ROUTER FOR EFFICIENT DATA PROPAGATION

被引:0
|
作者
Krutthika, Hirebasur Krishnappa [1 ]
Aswatha, Anur Rangappa [1 ]
机构
[1] Dayananda Sagar Coll Engn, Dept Elect & Commun Engn, Bengaluru 560078, Karnataka, India
关键词
System on Chip; Network on Chip; FPGA; Architecture; Router; XY Routing;
D O I
暂无
中图分类号
Q5 [生物化学]; Q7 [分子生物学];
学科分类号
071010 ; 081704 ;
摘要
Network on Chip (NoC) architectures are proposed to address the communication problems and various fabrication issues in block-based design existing in System on Chip (SoC). In this paper, an efficient NoC router architecture is proposed to route the data from one block to other structurally. For proper routing operation, the proposed architecture has bidirectional data transfer capabilities with design of an efficient controller to control and synchronize the overall operations. The FIFO is optimized for efficient handling of the data, which are transferred in different directions. To generate optimized hardware architecture, various optimization techniques are used at the architectural level. As a result, the overall performance of the architecture is improved than the existing architectures which further proved in the comparison table.
引用
收藏
页码:17 / 25
页数:9
相关论文
共 50 条
  • [41] FPGA Implementation of Buffer-Less NoC Router for SDM-Based Network-on-Chip
    Babu, Y. Amar
    Prasad, G. M. V.
    Solomon, John Bedford
    [J]. PROGRESS IN ADVANCED COMPUTING AND INTELLIGENT ENGINEERING, VOL 2, 2018, 564 : 561 - 567
  • [42] Design and evaluation of a high throughput robust router for network-on-chip
    Alhussien, A.
    Wang, C.
    Bagherzadeh, N.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (03): : 173 - 179
  • [43] A Performance Analytical Strategy for Network-on-Chip Router with Input Buffer Architecture
    Wang, Jian
    Li, Yubai
    Li, Huan
    [J]. ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2012, 12 (04) : 19 - 24
  • [44] A Novel Fault-Tolerant Router Architecture for Network-on-Chip Reconfiguration
    Yan, Pengzhan
    Jiang, Shixiong
    Sridhar, Ramalingam
    [J]. 2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 292 - 297
  • [45] DESIGN OF A MULTICAST ROUTER FOR NETWORK-ON-CHIP ARCHITECTURES WITH IRREGULAR TOPOLOGIES
    Tseng, Hsi-Che
    Ye, Zhi-Hong
    Chi, Hsin-Chou
    [J]. PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON COMPUTING & INFORMATICS, 2015, : 570 - 575
  • [46] A bufferless optical network-on-chip router
    Zhang, Na
    Gu, Huaxi
    Yang, Yintang
    Chen, Zheng
    Chen, Ke
    [J]. IEICE ELECTRONICS EXPRESS, 2013, 10 (21):
  • [47] Revive Path: Resilient Network-on-Chip Design Through Data Path Salvaging of Router
    Han, Yin-He
    Liu, Cheng
    Lu, Hang
    Li, Wen-Bo
    Zhang, Lei
    Li, Xiao-Wei
    [J]. JOURNAL OF COMPUTER SCIENCE AND TECHNOLOGY, 2013, 28 (06) : 1045 - 1053
  • [48] Router with Centralized Buffer for Network-on-Chip
    Wang, Ling
    Zhang, Jianwen
    Yang, Xiaoqing
    Wen, Dongxin
    [J]. GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 469 - 474
  • [49] Configurable network-on-chip router macrocells
    Saponara, Sergio
    Fanucci, Luca
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2016, 45 : 141 - 150
  • [50] Area and Power Efficient Network on Chip Router Architecture
    Sahu, Sweta
    Kittur, Harish M.
    [J]. 2013 IEEE CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES (ICT 2013), 2013, : 855 - 859