FPGA BASED DESIGN AND ARCHITECTURE OF NETWORK-ON-CHIP ROUTER FOR EFFICIENT DATA PROPAGATION

被引:0
|
作者
Krutthika, Hirebasur Krishnappa [1 ]
Aswatha, Anur Rangappa [1 ]
机构
[1] Dayananda Sagar Coll Engn, Dept Elect & Commun Engn, Bengaluru 560078, Karnataka, India
关键词
System on Chip; Network on Chip; FPGA; Architecture; Router; XY Routing;
D O I
暂无
中图分类号
Q5 [生物化学]; Q7 [分子生物学];
学科分类号
071010 ; 081704 ;
摘要
Network on Chip (NoC) architectures are proposed to address the communication problems and various fabrication issues in block-based design existing in System on Chip (SoC). In this paper, an efficient NoC router architecture is proposed to route the data from one block to other structurally. For proper routing operation, the proposed architecture has bidirectional data transfer capabilities with design of an efficient controller to control and synchronize the overall operations. The FIFO is optimized for efficient handling of the data, which are transferred in different directions. To generate optimized hardware architecture, various optimization techniques are used at the architectural level. As a result, the overall performance of the architecture is improved than the existing architectures which further proved in the comparison table.
引用
收藏
页码:17 / 25
页数:9
相关论文
共 50 条
  • [21] Lightweight Network-on-Chip Router on Research and Design
    Du, Yi-Ran
    Li, Wei
    Dai, Zi-Bin
    [J]. 2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 232 - 234
  • [22] Parameterizable Ethernet Network-on-Chip Architecture on FPGA
    da Cunha Junior, Helio Fernandes
    Silva, Bruno de Abreu
    Bonato, Vanderlei
    [J]. 2015 EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN (DSD), 2015, : 263 - 266
  • [23] An Efficient Embryonic Hardware Architecture based on Network-on-Chip
    Khalil, Kasem
    Eldash, Omar
    Dey, Bappaditya
    Kumar, Ashok
    Bayoumi, Magdy
    [J]. 2021 IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2021, : 449 - 452
  • [24] A Minimal Buffer Router with Level Encoded Dual Rail-Based Design of Network-on-Chip Architecture
    Patil, Trupti
    Sandi, Anuradha
    Raj, D. M. Deepak
    Chandragandhi, S.
    Teressa, Dawit Mamiru
    [J]. WIRELESS COMMUNICATIONS & MOBILE COMPUTING, 2022, 2022
  • [25] Savior: A Reliable Fault Resilient Router Architecture for Network-on-Chip
    Hussain, Ayaz
    Irfan, Muhammad
    Baloch, Naveed Khan
    Draz, Umar
    Ali, Tariq
    Glowacz, Adam
    Dunai, Larisa
    Antonino-Daviu, Jose
    [J]. ELECTRONICS, 2020, 9 (11) : 1 - 18
  • [26] Multiplane virtual channel router for Network-on-Chip design
    Noh, Seongmin
    Ngo, Vu-Duc
    Jao, Haiyan
    Choi, Hae-Wook
    [J]. 2006 FIRST INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND ELECTRONICS, 2006, : 348 - +
  • [27] Design and implementation of congestion aware router for network-on-chip
    Balakrishnan, Melvin T.
    Venkatesh, T. G.
    Bhaskar, A. Vijaya
    [J]. INTEGRATION-THE VLSI JOURNAL, 2023, 88 : 43 - 57
  • [28] Designing fault-tolerant network-on-chip router architecture
    Eghbal, Ashkan
    Yaghini, Pooria M.
    Pedram, H.
    Zarandi, H. R.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 2010, 97 (10) : 1181 - 1192
  • [29] Network-on-Chip Router Design with Buffer-Stealing
    Su, Wan-Ting
    Shen, Jih-Sheng
    Hsiung, Pao-Ann
    [J]. 2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [30] RevivePath: Resilient Network-on-Chip Design Through Data Path Salvaging of Router
    Yin-He Han
    Cheng Liu
    Hang Lu
    Wen-Bo Li
    Lei Zhang
    Xiao-Wei Li
    [J]. Journal of Computer Science and Technology, 2013, 28 : 1045 - 1053