A simple processor core design for DCT/IDCT

被引:50
|
作者
Chang, TS [1 ]
Kung, CS [1 ]
Jen, CW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
DCT/IDCT; H.263; processor;
D O I
10.1109/76.836290
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a cost effective processor core design that features the simplest hardware and is suitable for discrete cosine transform/indiscrete cosine transform (DCT/IDCT) operations in H.263 and digital camera. This design combines the techniques of fast direct two dimensional DCT algorithm, the bit-level adder-based distributed arithmetic, and common subexpression sharing;to reduce the hardware cost and enhance the computing speed. The resulting architecture is very simple and regular such that it can be easily scaled for higher throughput rate requirements. The DCT design has been implemented by 0.6 mu m SPDM CMOS technology and only costs 1493 gate count, or 0.78 mm(2), The proposed design can meet real-time DCT/IDCT requirements of H.263 codec system for QCIF image frame size at 10 frames/s with 4:2:0 color format. Moreover, the proposed design still possesses additional computing power for other operations when operating at 33 Mhz.
引用
收藏
页码:439 / 447
页数:9
相关论文
共 50 条
  • [21] An efficient 2-D DCT/IDCT core design using cyclic convolution and adder-based realization
    Guo, JI
    Ju, RC
    Chen, JW
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2004, 14 (04) : 416 - 428
  • [22] A new 2-D 8x8 DCT/IDCT core design using group distributed arithmetic
    Guo, JI
    Chen, JW
    Chen, HC
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 752 - 755
  • [23] Low power design of DCT and IDCT for low bit rate video codecs
    August, NJ
    Ha, DS
    IEEE TRANSACTIONS ON MULTIMEDIA, 2004, 6 (03) : 414 - 422
  • [24] Optimization and implementation on FPGA of the DCT/IDCT algorithm
    Ben Atitallah, A.
    Kadionik, P.
    Ghozzi, F.
    Nouel, P.
    Masmoudi, N.
    Marchegay, Ph.
    2006 IEEE International Conference on Acoustics, Speech and Signal Processing, Vols 1-13, 2006, : 3379 - 3382
  • [25] On Hardware Implementation of DCT/IDCT for Image Processing
    Elhamzi, W.
    Saidani, T.
    Atri, M.
    Tourki, R.
    SCS: 2008 2ND INTERNATIONAL CONFERENCE ON SIGNALS, CIRCUITS AND SYSTEMS, 2008, : 316 - 319
  • [26] A fast algorithm of the DCT and IDCT for VLSI implementation
    Hong, Y
    Hou, ZH
    ICSP '96 - 1996 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, PROCEEDINGS, VOLS I AND II, 1996, : 637 - 640
  • [27] Two-dimensional DCT/IDCT architecture
    Aggoun, A
    Jalloh, I
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2003, 150 (01): : 2 - 10
  • [28] ON THE REFINEMENT OF THE DCT/IDCT SCALING FACTOR SENSITIVITY
    Amer, Ihab
    Badawy, Wael
    Dimitrov, Vassil
    Jullien, Graham
    2008 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXPO, VOLS 1-4, 2008, : 337 - 340
  • [29] A 100-MHZ 2-D 8X8 DCT/IDCT PROCESSOR FOR HDTV APPLICATIONS
    MADISETTI, A
    WILLSON, AN
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1995, 5 (02) : 158 - 165
  • [30] Design and Implementation of a Multiplierless Reconfigurable DFT/DCT Processor
    Ho, H.
    Szwarc, V.
    Kwasniewski, T.
    2009 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2009, : 384 - +