A simple processor core design for DCT/IDCT

被引:50
|
作者
Chang, TS [1 ]
Kung, CS [1 ]
Jen, CW [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu, Taiwan
关键词
DCT/IDCT; H.263; processor;
D O I
10.1109/76.836290
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a cost effective processor core design that features the simplest hardware and is suitable for discrete cosine transform/indiscrete cosine transform (DCT/IDCT) operations in H.263 and digital camera. This design combines the techniques of fast direct two dimensional DCT algorithm, the bit-level adder-based distributed arithmetic, and common subexpression sharing;to reduce the hardware cost and enhance the computing speed. The resulting architecture is very simple and regular such that it can be easily scaled for higher throughput rate requirements. The DCT design has been implemented by 0.6 mu m SPDM CMOS technology and only costs 1493 gate count, or 0.78 mm(2), The proposed design can meet real-time DCT/IDCT requirements of H.263 codec system for QCIF image frame size at 10 frames/s with 4:2:0 color format. Moreover, the proposed design still possesses additional computing power for other operations when operating at 33 Mhz.
引用
收藏
页码:439 / 447
页数:9
相关论文
共 50 条
  • [31] Design, optimisation and implementation of a DCT/IDCT-based image processing system on FPGA
    Tang, Shensheng
    Sinare, Monali
    Zheng, Yi
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2021, 67 (04) : 303 - 323
  • [32] An Analog Design of 2D DCT Processor
    Venkatesh, U.
    Kumar, M. Pavan
    Saketh, R.
    Sai, Ch. Udaya Raghava
    Naik, S. V. Krishna
    Dhanaraj, K. J.
    PROCEEDINGS OF THE 2019 IEEE REGION 10 CONFERENCE (TENCON 2019): TECHNOLOGY, KNOWLEDGE, AND SOCIETY, 2019, : 1606 - 1610
  • [33] Application Specific Processor Design for DCT Based Applications
    Erozan, Ahmet Turan
    Aydogdu, Aye Siddika
    Ors, Berna
    2015 23RD SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2015, : 2157 - 2160
  • [34] A NOVEL 2-STAGE ALGORITHM FOR DCT AND IDCT
    WU, JL
    HSU, SH
    DUH, WJ
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 1992, 40 (06) : 1610 - 1612
  • [35] Techniques for efficient DCT/IDCT implementation on generic GPU
    Fang, B
    Shen, GB
    Li, SP
    Chen, HF
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1126 - 1129
  • [36] On the low-power design of DCT and IDCT for low bit-rate video codecs
    August, N
    Ha, DS
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 203 - 207
  • [37] A Novel CORDIC Based Unified Architecture for DCT and IDCT
    Xiao, Liyi
    Huang, Hai
    2012 INTERNATIONAL CONFERENCE ON OPTOELECTRONICS AND MICROELECTRONICS (ICOM), 2012, : 496 - 500
  • [38] Using truncated multipliers in DCT and IDCT hardware accelerators
    Walters, EG
    Arnold, MG
    Schulte, MJ
    ADVANCED SIGNAL PROCESSING ALGORITHMS, ARCHITECTURES, AND IMPLEMENTATIONS XIII, 2003, 5205 : 573 - 584
  • [39] A Reconfigurable DCT/IDCT architecture for video codec : A Review
    Caroline, B. Elizabeth
    Sheeba, G.
    Jeyarani, J.
    Mary, F. Salma Roseline
    2012 THIRD INTERNATIONAL CONFERENCE ON COMPUTING COMMUNICATION & NETWORKING TECHNOLOGIES (ICCCNT), 2012,
  • [40] An efficient method for hardware based DCT/IDCT implementation
    Sun, XT
    Wu, CK
    NEURAL NETWORK AND DISTRIBUTED PROCESSING, 2001, 4555 : 6 - 10