An efficient 2-D DCT/IDCT core design using cyclic convolution and adder-based realization

被引:23
|
作者
Guo, JI [1 ]
Ju, RC
Chen, JW
机构
[1] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Chiayi 621, Taiwan
[2] Natl Chung Cheng Univ, Dept Elect Engn, Chiayi 621, Taiwan
关键词
binary signed digit representation; common subexpression sharing; cyclic convolution; digital IP design; discrete cosine transform (DCT); image compression; inverse discrete cosine transform (IDCT); SOC design; video compression;
D O I
10.1109/TCSVT.2004.825542
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes an efficient two-dimensional (2-D) discrete cosine and inverse discrete cosine transform (DCT/IDCT) core design. Adopting the row-column decomposition technique for computing 2-D DCT/IDCT, we formulate the one-dimensional (1.D) DCT/IDCT into cyclic convolution by properly arranging the input sequence,. optimize the multiplications' based on the concept of common subexpression sharing, and carry out the multiplications through carry-save adders (CSAs). Using cyclic convolution is helpful in exploiting the word-level data sharing in computing different DCT/IDCT outputs. Adopting the common subexpression sharing is beneficial to the bit-level data sharing in computing the outputs. As compared with some existing approaches of realizing DCT/IDCT, the proposed approach can save on average 20% similar to 33% in the delay-area product (gate-count * time-unit) based oft a 0.35-mum CMOS technology under the data word-lengths ranging from 16 similar to 24 b. Besides, we have also proposed an IP generator for designing the 2-D DCT/IDCT based on the proposed approach. It provides a design-automation environment with parameter configurations in designing a 2-D DCT/IDCT core that is suitable for most image and video compression applications.
引用
收藏
页码:416 / 428
页数:13
相关论文
共 50 条
  • [1] Realization of 2-D DCT Using Adder Compressor
    Lahoti, Raunak R.
    Agarwal, Shantanu
    Balamurugan, S.
    Marimuthu, R.
    [J]. SOFT COMPUTING FOR PROBLEM SOLVING, SOCPROS 2018, VOL 2, 2020, 1057 : 575 - 580
  • [2] Exploiting Adder Compressors for Power-Efficient 2-D Approximate DCT Realization
    Schiavon, Tiago
    Paim, Guilherme
    Fonseca, Mateus
    Costa, Eduardo
    Almeida, Sergio
    [J]. 2016 IEEE 7TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2016, : 383 - 386
  • [3] A new 2-D 8x8 DCT/IDCT core design using group distributed arithmetic
    Guo, JI
    Chen, JW
    Chen, HC
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 752 - 755
  • [4] CORDIC Architecture Based 2-D DCT and IDCT for Image Compression
    Bhaisare, Sayali R.
    Gokhale, Aniket V.
    Dakhole, Pravin K.
    [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1473 - 1477
  • [5] Efficient and High Accuracy 2-D DCT and IDCT Architecture for Image Compression Based on Improved CORDIC
    WU Hao
    SONG Helun
    LIU Nan
    DING Peng
    WU Fei
    LI Zhenyao
    WANG Zhengguang
    JI Yu
    RU Zhanqiang
    [J]. Instrumentation, 2022, 9 (04) : 49 - 57
  • [6] A new design and implementation of 8x8 2-D DCT/IDCT
    Lee, YP
    Chen, LG
    Chen, MJ
    Ku, CW
    [J]. VLSI SIGNAL PROCESSING, IX, 1996, : 408 - 417
  • [7] Memory-efficient and high-performance 2-D DCT and IDCT processors based on CORDIC rotation
    Tze-Yun Sung
    [J]. PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON MULTIMEDIA SYSTEMS & SIGNAL PROCESSING, 2007, : 7 - +
  • [8] AN EXPANDED 2-D DCT ALGORITHM-BASED ON CONVOLUTION
    KANG, SS
    LEE, MH
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1993, 39 (03) : 159 - 165
  • [9] An optimized multiplierless hardware design of fast 2-D DCT/IDCT for image/video coding
    El Aakif, Mohamed
    Belkouch, Said
    Hassani, Moha M'rabet
    [J]. JOURNAL OF ELECTRICAL SYSTEMS, 2014, 10 (01) : 78 - 92
  • [10] A parameterized power-aware IP core generator for the 2-D 8x8 DCT/IDCT
    Ju, RC
    Chen, JW
    Guo, JI
    Chen, TF
    [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 769 - 772