共 50 条
- [1] Realization of 2-D DCT Using Adder Compressor [J]. SOFT COMPUTING FOR PROBLEM SOLVING, SOCPROS 2018, VOL 2, 2020, 1057 : 575 - 580
- [2] Exploiting Adder Compressors for Power-Efficient 2-D Approximate DCT Realization [J]. 2016 IEEE 7TH LATIN AMERICAN SYMPOSIUM ON CIRCUITS & SYSTEMS (LASCAS), 2016, : 383 - 386
- [3] A new 2-D 8x8 DCT/IDCT core design using group distributed arithmetic [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 752 - 755
- [4] CORDIC Architecture Based 2-D DCT and IDCT for Image Compression [J]. 2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1473 - 1477
- [6] A new design and implementation of 8x8 2-D DCT/IDCT [J]. VLSI SIGNAL PROCESSING, IX, 1996, : 408 - 417
- [7] Memory-efficient and high-performance 2-D DCT and IDCT processors based on CORDIC rotation [J]. PROCEEDINGS OF THE 7TH WSEAS INTERNATIONAL CONFERENCE ON MULTIMEDIA SYSTEMS & SIGNAL PROCESSING, 2007, : 7 - +
- [10] A parameterized power-aware IP core generator for the 2-D 8x8 DCT/IDCT [J]. 2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2004, : 769 - 772