A parameterized power-aware IP core generator for the 2-D 8x8 DCT/IDCT

被引:0
|
作者
Ju, RC [1 ]
Chen, JW [1 ]
Guo, JI [1 ]
Chen, TF [1 ]
机构
[1] Natl Chung Cheng Univ, Dept Comp Sci & Informat Engn, Chiayi 621, Taiwan
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper proposes a parameterized power-aware IP core generator for the 2-D 8x8 DCT/IDCT. For meeting different performance requirements, we provide a set of parameters in configuring the proposed IP generator including the types of DCT/IDCT architectures, the word-lengths of datapath, and the functions of transform. We adopt two different approaches in designing the 2-D DCT/IDCT including the high throughput adder-based approach and the low-cost group distributed arithmetic (GDA) approach, which exhibits different power dissipation and performance. In addition to generating the synthesizable VERILOG code and the associated supporting files for the IP core, the proposed power-aware IP generator can also perform the data precision analysis for users when trading-off the hardware cost, power consumption, and data precision in designing the DCT/IDCT IP for the portable multimedia applications.
引用
收藏
页码:769 / 772
页数:4
相关论文
共 50 条
  • [1] A new design and implementation of 8x8 2-D DCT/IDCT
    Lee, YP
    Chen, LG
    Chen, MJ
    Ku, CW
    [J]. VLSI SIGNAL PROCESSING, IX, 1996, : 408 - 417
  • [2] A new 2-D 8x8 DCT/IDCT core design using group distributed arithmetic
    Guo, JI
    Chen, JW
    Chen, HC
    [J]. PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 752 - 755
  • [3] Implementation of a 2-d 8x8 IDCT on the reconfigurable montium core
    Smit, L. T.
    Rauwerda, G. K.
    Molderink, A.
    Wolkotte, P. T.
    Smit, G. J. M.
    [J]. 2007 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, VOLS 1 AND 2, 2007, : 562 - 566
  • [4] A 100-MHZ 2-D 8X8 DCT/IDCT PROCESSOR FOR HDTV APPLICATIONS
    MADISETTI, A
    WILLSON, AN
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1995, 5 (02) : 158 - 165
  • [5] A cost-effective 8x8 2-D IDCT core processor with folded architecture
    Chen, TH
    [J]. IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1999, 45 (02) : 333 - 339
  • [6] NOVEL VLSI IMPLEMENTATION OF (8X8) POINT 2-D DCT
    MCGOVERN, FA
    WOODS, RF
    YAN, M
    [J]. ELECTRONICS LETTERS, 1994, 30 (08) : 624 - 626
  • [7] Error-free computation of 8x8 2-D DCT and IDCT using two-dimensional algebraic integer quantization
    Wahid, K
    Dimitrov, V
    Jullien, G
    [J]. 17TH IEEE SYMPOSIUM ON COMPUTER ARITHMETIC, PROCEEDINGS, 2005, : 214 - 221
  • [8] Algebraic Integer based 8x8 2-D DCT Architecture for Digital Video Processing
    Madanayake, H. L. P. Arjuna
    Cintra, R. J.
    Onen, D.
    Dimitrov, V. S.
    Bruton, L. T.
    [J]. 2011 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2011, : 1247 - 1250
  • [9] An accurate fixed-point 8x8 IDCT algorithm based on 2-D algebraic integer representation
    Amer, Ihab
    Badawy, Wael
    Dimitrov, Vassil
    Jullien, Graham
    [J]. APPLICATIONS OF DIGITAL IMAGE PROCESSING XXX, PTS 1 AND 2, 2007, 6696
  • [10] A low power 8 x 8 direct 2-D DCT chip design
    Chang, HC
    Jiu, JY
    Chen, LL
    Chen, LG
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2000, 26 (03): : 319 - 332